1#ifndef __ASM_SH_SE7722_H 2#define __ASM_SH_SE7722_H 3 4/* 5 * linux/include/asm-sh/se7722.h 6 * 7 * Copyright (C) 2007 Nobuhiro Iwamatsu 8 * 9 * Hitachi UL SolutionEngine 7722 Support. 10 * 11 * This file is subject to the terms and conditions of the GNU General Public 12 * License. See the file "COPYING" in the main directory of this archive 13 * for more details. 14 * 15 */ 16#include <linux/sh_intc.h> 17#include <asm/addrspace.h> 18 19/* Box specific addresses. */ 20#define SE_AREA0_WIDTH 4 /* Area0: 32bit */ 21#define PA_ROM 0xa0000000 /* EPROM */ 22#define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */ 23#define PA_FROM 0xa1000000 /* Flash-ROM */ 24#define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */ 25#define PA_EXT1 0xa4000000 26#define PA_EXT1_SIZE 0x04000000 27#define PA_SDRAM 0xaC000000 /* DDR-SDRAM(Area3) 64MB */ 28#define PA_SDRAM_SIZE 0x04000000 29 30#define PA_EXT4 0xb0000000 31#define PA_EXT4_SIZE 0x04000000 32 33#define PA_PERIPHERAL 0xB0000000 34 35#define PA_PCIC PA_PERIPHERAL /* MR-SHPC-01 PCMCIA */ 36#define PA_MRSHPC (PA_PERIPHERAL + 0x003fffe0) /* MR-SHPC-01 PCMCIA controller */ 37#define PA_MRSHPC_MW1 (PA_PERIPHERAL + 0x00400000) /* MR-SHPC-01 memory window base */ 38#define PA_MRSHPC_MW2 (PA_PERIPHERAL + 0x00500000) /* MR-SHPC-01 attribute window base */ 39#define PA_MRSHPC_IO (PA_PERIPHERAL + 0x00600000) /* MR-SHPC-01 I/O window base */ 40#define MRSHPC_OPTION (PA_MRSHPC + 6) 41#define MRSHPC_CSR (PA_MRSHPC + 8) 42#define MRSHPC_ISR (PA_MRSHPC + 10) 43#define MRSHPC_ICR (PA_MRSHPC + 12) 44#define MRSHPC_CPWCR (PA_MRSHPC + 14) 45#define MRSHPC_MW0CR1 (PA_MRSHPC + 16) 46#define MRSHPC_MW1CR1 (PA_MRSHPC + 18) 47#define MRSHPC_IOWCR1 (PA_MRSHPC + 20) 48#define MRSHPC_MW0CR2 (PA_MRSHPC + 22) 49#define MRSHPC_MW1CR2 (PA_MRSHPC + 24) 50#define MRSHPC_IOWCR2 (PA_MRSHPC + 26) 51#define MRSHPC_CDCR (PA_MRSHPC + 28) 52#define MRSHPC_PCIC_INFO (PA_MRSHPC + 30) 53 54#define PA_LED (PA_PERIPHERAL + 0x00800000) /* 8bit LED */ 55#define PA_FPGA (PA_PERIPHERAL + 0x01800000) /* FPGA base address */ 56 57#define PA_LAN (PA_AREA6_IO + 0) /* SMC LAN91C111 */ 58/* GPIO */ 59#define FPGA_IN 0xb1840000UL 60#define FPGA_OUT 0xb1840004UL 61 62#define PORT_PECR 0xA4050108UL 63#define PORT_PJCR 0xA4050110UL 64#define PORT_PSELD 0xA4050154UL 65#define PORT_PSELB 0xA4050150UL 66 67#define PORT_PSELC 0xA4050152UL 68#define PORT_PKCR 0xA4050112UL 69#define PORT_PHCR 0xA405010EUL 70#define PORT_PLCR 0xA4050114UL 71#define PORT_PMCR 0xA4050116UL 72#define PORT_PRCR 0xA405011CUL 73#define PORT_PXCR 0xA4050148UL 74#define PORT_PSELA 0xA405014EUL 75#define PORT_PYCR 0xA405014AUL 76#define PORT_PZCR 0xA405014CUL 77#define PORT_HIZCRA 0xA4050158UL 78#define PORT_HIZCRC 0xA405015CUL 79 80/* IRQ */ 81#define IRQ0_IRQ evt2irq(0x600) 82#define IRQ1_IRQ evt2irq(0x620) 83 84#define SE7722_FPGA_IRQ_USB 0 /* IRQ0 */ 85#define SE7722_FPGA_IRQ_SMC 1 /* IRQ0 */ 86#define SE7722_FPGA_IRQ_MRSHPC0 2 /* IRQ1 */ 87#define SE7722_FPGA_IRQ_MRSHPC1 3 /* IRQ1 */ 88#define SE7722_FPGA_IRQ_MRSHPC2 4 /* IRQ1 */ 89#define SE7722_FPGA_IRQ_MRSHPC3 5 /* IRQ1 */ 90#define SE7722_FPGA_IRQ_NR 6 91 92struct irq_domain; 93 94/* arch/sh/boards/se/7722/irq.c */ 95extern struct irq_domain *se7722_irq_domain; 96 97void init_se7722_IRQ(void); 98 99#define __IO_PREFIX se7722 100#include <asm/io_generic.h> 101 102#endif /* __ASM_SH_SE7722_H */ 103