1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33			       (pipe) == PIPE_B ? (b) : (c))
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35			       (port) == PORT_B ? (b) : (c))
36
37#define _MASKED_FIELD(mask, value) ({					   \
38	if (__builtin_constant_p(mask))					   \
39		BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40	if (__builtin_constant_p(value))				   \
41		BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42	if (__builtin_constant_p(mask) && __builtin_constant_p(value))	   \
43		BUILD_BUG_ON_MSG((value) & ~(mask),			   \
44				 "Incorrect value for mask");		   \
45	(mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a)	({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a)	(_MASKED_FIELD((a), 0))
48
49
50
51/* PCI config space */
52
53#define HPLLCC	0xc0 /* 855 only */
54#define   GC_CLOCK_CONTROL_MASK		(0xf << 0)
55#define   GC_CLOCK_133_200		(0 << 0)
56#define   GC_CLOCK_100_200		(1 << 0)
57#define   GC_CLOCK_100_133		(2 << 0)
58#define   GC_CLOCK_166_250		(3 << 0)
59#define GCFGC2	0xda
60#define GCFGC	0xf0 /* 915+ only */
61#define   GC_LOW_FREQUENCY_ENABLE	(1 << 7)
62#define   GC_DISPLAY_CLOCK_190_200_MHZ	(0 << 4)
63#define   GC_DISPLAY_CLOCK_333_MHZ	(4 << 4)
64#define   GC_DISPLAY_CLOCK_267_MHZ_PNV	(0 << 4)
65#define   GC_DISPLAY_CLOCK_333_MHZ_PNV	(1 << 4)
66#define   GC_DISPLAY_CLOCK_444_MHZ_PNV	(2 << 4)
67#define   GC_DISPLAY_CLOCK_200_MHZ_PNV	(5 << 4)
68#define   GC_DISPLAY_CLOCK_133_MHZ_PNV	(6 << 4)
69#define   GC_DISPLAY_CLOCK_167_MHZ_PNV	(7 << 4)
70#define   GC_DISPLAY_CLOCK_MASK		(7 << 4)
71#define   GM45_GC_RENDER_CLOCK_MASK	(0xf << 0)
72#define   GM45_GC_RENDER_CLOCK_266_MHZ	(8 << 0)
73#define   GM45_GC_RENDER_CLOCK_320_MHZ	(9 << 0)
74#define   GM45_GC_RENDER_CLOCK_400_MHZ	(0xb << 0)
75#define   GM45_GC_RENDER_CLOCK_533_MHZ	(0xc << 0)
76#define   I965_GC_RENDER_CLOCK_MASK	(0xf << 0)
77#define   I965_GC_RENDER_CLOCK_267_MHZ	(2 << 0)
78#define   I965_GC_RENDER_CLOCK_333_MHZ	(3 << 0)
79#define   I965_GC_RENDER_CLOCK_444_MHZ	(4 << 0)
80#define   I965_GC_RENDER_CLOCK_533_MHZ	(5 << 0)
81#define   I945_GC_RENDER_CLOCK_MASK	(7 << 0)
82#define   I945_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
83#define   I945_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
84#define   I945_GC_RENDER_CLOCK_250_MHZ	(3 << 0)
85#define   I945_GC_RENDER_CLOCK_400_MHZ	(5 << 0)
86#define   I915_GC_RENDER_CLOCK_MASK	(7 << 0)
87#define   I915_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
88#define   I915_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
89#define   I915_GC_RENDER_CLOCK_333_MHZ	(4 << 0)
90#define GCDGMBUS 0xcc
91#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
93
94/* Graphics reset regs */
95#define I915_GDRST 0xc0 /* PCI config register */
96#define  GRDOM_FULL	(0<<2)
97#define  GRDOM_RENDER	(1<<2)
98#define  GRDOM_MEDIA	(3<<2)
99#define  GRDOM_MASK	(3<<2)
100#define  GRDOM_RESET_STATUS (1<<1)
101#define  GRDOM_RESET_ENABLE (1<<0)
102
103#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104#define  ILK_GRDOM_FULL		(0<<1)
105#define  ILK_GRDOM_RENDER	(1<<1)
106#define  ILK_GRDOM_MEDIA	(3<<1)
107#define  ILK_GRDOM_MASK		(3<<1)
108#define  ILK_GRDOM_RESET_ENABLE (1<<0)
109
110#define GEN6_MBCUNIT_SNPCR	0x900c /* for LLC config */
111#define   GEN6_MBC_SNPCR_SHIFT	21
112#define   GEN6_MBC_SNPCR_MASK	(3<<21)
113#define   GEN6_MBC_SNPCR_MAX	(0<<21)
114#define   GEN6_MBC_SNPCR_MED	(1<<21)
115#define   GEN6_MBC_SNPCR_LOW	(2<<21)
116#define   GEN6_MBC_SNPCR_MIN	(3<<21) /* only 1/16th of the cache is shared */
117
118#define VLV_G3DCTL		0x9024
119#define VLV_GSCKGCTL		0x9028
120
121#define GEN6_MBCTL		0x0907c
122#define   GEN6_MBCTL_ENABLE_BOOT_FETCH	(1 << 4)
123#define   GEN6_MBCTL_CTX_FETCH_NEEDED	(1 << 3)
124#define   GEN6_MBCTL_BME_UPDATE_ENABLE	(1 << 2)
125#define   GEN6_MBCTL_MAE_UPDATE_ENABLE	(1 << 1)
126#define   GEN6_MBCTL_BOOT_FETCH_MECH	(1 << 0)
127
128#define GEN6_GDRST	0x941c
129#define  GEN6_GRDOM_FULL		(1 << 0)
130#define  GEN6_GRDOM_RENDER		(1 << 1)
131#define  GEN6_GRDOM_MEDIA		(1 << 2)
132#define  GEN6_GRDOM_BLT			(1 << 3)
133
134#define RING_PP_DIR_BASE(ring)		((ring)->mmio_base+0x228)
135#define RING_PP_DIR_BASE_READ(ring)	((ring)->mmio_base+0x518)
136#define RING_PP_DIR_DCLV(ring)		((ring)->mmio_base+0x220)
137#define   PP_DIR_DCLV_2G		0xffffffff
138
139#define GEN8_RING_PDP_UDW(ring, n)	((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140#define GEN8_RING_PDP_LDW(ring, n)	((ring)->mmio_base+0x270 + (n) * 8)
141
142#define GEN8_R_PWR_CLK_STATE		0x20C8
143#define   GEN8_RPCS_ENABLE		(1 << 31)
144#define   GEN8_RPCS_S_CNT_ENABLE	(1 << 18)
145#define   GEN8_RPCS_S_CNT_SHIFT		15
146#define   GEN8_RPCS_S_CNT_MASK		(0x7 << GEN8_RPCS_S_CNT_SHIFT)
147#define   GEN8_RPCS_SS_CNT_ENABLE	(1 << 11)
148#define   GEN8_RPCS_SS_CNT_SHIFT	8
149#define   GEN8_RPCS_SS_CNT_MASK		(0x7 << GEN8_RPCS_SS_CNT_SHIFT)
150#define   GEN8_RPCS_EU_MAX_SHIFT	4
151#define   GEN8_RPCS_EU_MAX_MASK		(0xf << GEN8_RPCS_EU_MAX_SHIFT)
152#define   GEN8_RPCS_EU_MIN_SHIFT	0
153#define   GEN8_RPCS_EU_MIN_MASK		(0xf << GEN8_RPCS_EU_MIN_SHIFT)
154
155#define GAM_ECOCHK			0x4090
156#define   BDW_DISABLE_HDC_INVALIDATION	(1<<25)
157#define   ECOCHK_SNB_BIT		(1<<10)
158#define   HSW_ECOCHK_ARB_PRIO_SOL	(1<<6)
159#define   ECOCHK_PPGTT_CACHE64B		(0x3<<3)
160#define   ECOCHK_PPGTT_CACHE4B		(0x0<<3)
161#define   ECOCHK_PPGTT_GFDT_IVB		(0x1<<4)
162#define   ECOCHK_PPGTT_LLC_IVB		(0x1<<3)
163#define   ECOCHK_PPGTT_UC_HSW		(0x1<<3)
164#define   ECOCHK_PPGTT_WT_HSW		(0x2<<3)
165#define   ECOCHK_PPGTT_WB_HSW		(0x3<<3)
166
167#define GAC_ECO_BITS			0x14090
168#define   ECOBITS_SNB_BIT		(1<<13)
169#define   ECOBITS_PPGTT_CACHE64B	(3<<8)
170#define   ECOBITS_PPGTT_CACHE4B		(0<<8)
171
172#define GAB_CTL				0x24000
173#define   GAB_CTL_CONT_AFTER_PAGEFAULT	(1<<8)
174
175#define GEN7_BIOS_RESERVED		0x1082C0
176#define GEN7_BIOS_RESERVED_1M		(0 << 5)
177#define GEN7_BIOS_RESERVED_256K		(1 << 5)
178#define GEN8_BIOS_RESERVED_SHIFT       7
179#define GEN7_BIOS_RESERVED_MASK        0x1
180#define GEN8_BIOS_RESERVED_MASK        0x3
181
182
183/* VGA stuff */
184
185#define VGA_ST01_MDA 0x3ba
186#define VGA_ST01_CGA 0x3da
187
188#define VGA_MSR_WRITE 0x3c2
189#define VGA_MSR_READ 0x3cc
190#define   VGA_MSR_MEM_EN (1<<1)
191#define   VGA_MSR_CGA_MODE (1<<0)
192
193#define VGA_SR_INDEX 0x3c4
194#define SR01			1
195#define VGA_SR_DATA 0x3c5
196
197#define VGA_AR_INDEX 0x3c0
198#define   VGA_AR_VID_EN (1<<5)
199#define VGA_AR_DATA_WRITE 0x3c0
200#define VGA_AR_DATA_READ 0x3c1
201
202#define VGA_GR_INDEX 0x3ce
203#define VGA_GR_DATA 0x3cf
204/* GR05 */
205#define   VGA_GR_MEM_READ_MODE_SHIFT 3
206#define     VGA_GR_MEM_READ_MODE_PLANE 1
207/* GR06 */
208#define   VGA_GR_MEM_MODE_MASK 0xc
209#define   VGA_GR_MEM_MODE_SHIFT 2
210#define   VGA_GR_MEM_A0000_AFFFF 0
211#define   VGA_GR_MEM_A0000_BFFFF 1
212#define   VGA_GR_MEM_B0000_B7FFF 2
213#define   VGA_GR_MEM_B0000_BFFFF 3
214
215#define VGA_DACMASK 0x3c6
216#define VGA_DACRX 0x3c7
217#define VGA_DACWX 0x3c8
218#define VGA_DACDATA 0x3c9
219
220#define VGA_CR_INDEX_MDA 0x3b4
221#define VGA_CR_DATA_MDA 0x3b5
222#define VGA_CR_INDEX_CGA 0x3d4
223#define VGA_CR_DATA_CGA 0x3d5
224
225/*
226 * Instruction field definitions used by the command parser
227 */
228#define INSTR_CLIENT_SHIFT      29
229#define INSTR_CLIENT_MASK       0xE0000000
230#define   INSTR_MI_CLIENT       0x0
231#define   INSTR_BC_CLIENT       0x2
232#define   INSTR_RC_CLIENT       0x3
233#define INSTR_SUBCLIENT_SHIFT   27
234#define INSTR_SUBCLIENT_MASK    0x18000000
235#define   INSTR_MEDIA_SUBCLIENT 0x2
236#define INSTR_26_TO_24_MASK	0x7000000
237#define   INSTR_26_TO_24_SHIFT	24
238
239/*
240 * Memory interface instructions used by the kernel
241 */
242#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
243/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
244#define  MI_GLOBAL_GTT    (1<<22)
245
246#define MI_NOOP			MI_INSTR(0, 0)
247#define MI_USER_INTERRUPT	MI_INSTR(0x02, 0)
248#define MI_WAIT_FOR_EVENT       MI_INSTR(0x03, 0)
249#define   MI_WAIT_FOR_OVERLAY_FLIP	(1<<16)
250#define   MI_WAIT_FOR_PLANE_B_FLIP      (1<<6)
251#define   MI_WAIT_FOR_PLANE_A_FLIP      (1<<2)
252#define   MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
253#define MI_FLUSH		MI_INSTR(0x04, 0)
254#define   MI_READ_FLUSH		(1 << 0)
255#define   MI_EXE_FLUSH		(1 << 1)
256#define   MI_NO_WRITE_FLUSH	(1 << 2)
257#define   MI_SCENE_COUNT	(1 << 3) /* just increment scene count */
258#define   MI_END_SCENE		(1 << 4) /* flush binner and incr scene count */
259#define   MI_INVALIDATE_ISP	(1 << 5) /* invalidate indirect state pointers */
260#define MI_REPORT_HEAD		MI_INSTR(0x07, 0)
261#define MI_ARB_ON_OFF		MI_INSTR(0x08, 0)
262#define   MI_ARB_ENABLE			(1<<0)
263#define   MI_ARB_DISABLE		(0<<0)
264#define MI_BATCH_BUFFER_END	MI_INSTR(0x0a, 0)
265#define MI_SUSPEND_FLUSH	MI_INSTR(0x0b, 0)
266#define   MI_SUSPEND_FLUSH_EN	(1<<0)
267#define MI_SET_APPID		MI_INSTR(0x0e, 0)
268#define MI_OVERLAY_FLIP		MI_INSTR(0x11, 0)
269#define   MI_OVERLAY_CONTINUE	(0x0<<21)
270#define   MI_OVERLAY_ON		(0x1<<21)
271#define   MI_OVERLAY_OFF	(0x2<<21)
272#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
273#define MI_DISPLAY_FLIP		MI_INSTR(0x14, 2)
274#define MI_DISPLAY_FLIP_I915	MI_INSTR(0x14, 1)
275#define   MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
276/* IVB has funny definitions for which plane to flip. */
277#define   MI_DISPLAY_FLIP_IVB_PLANE_A  (0 << 19)
278#define   MI_DISPLAY_FLIP_IVB_PLANE_B  (1 << 19)
279#define   MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
280#define   MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
281#define   MI_DISPLAY_FLIP_IVB_PLANE_C  (4 << 19)
282#define   MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
283/* SKL ones */
284#define   MI_DISPLAY_FLIP_SKL_PLANE_1_A	(0 << 8)
285#define   MI_DISPLAY_FLIP_SKL_PLANE_1_B	(1 << 8)
286#define   MI_DISPLAY_FLIP_SKL_PLANE_1_C	(2 << 8)
287#define   MI_DISPLAY_FLIP_SKL_PLANE_2_A	(4 << 8)
288#define   MI_DISPLAY_FLIP_SKL_PLANE_2_B	(5 << 8)
289#define   MI_DISPLAY_FLIP_SKL_PLANE_2_C	(6 << 8)
290#define   MI_DISPLAY_FLIP_SKL_PLANE_3_A	(7 << 8)
291#define   MI_DISPLAY_FLIP_SKL_PLANE_3_B	(8 << 8)
292#define   MI_DISPLAY_FLIP_SKL_PLANE_3_C	(9 << 8)
293#define MI_SEMAPHORE_MBOX	MI_INSTR(0x16, 1) /* gen6, gen7 */
294#define   MI_SEMAPHORE_GLOBAL_GTT    (1<<22)
295#define   MI_SEMAPHORE_UPDATE	    (1<<21)
296#define   MI_SEMAPHORE_COMPARE	    (1<<20)
297#define   MI_SEMAPHORE_REGISTER	    (1<<18)
298#define   MI_SEMAPHORE_SYNC_VR	    (0<<16) /* RCS  wait for VCS  (RVSYNC) */
299#define   MI_SEMAPHORE_SYNC_VER	    (1<<16) /* RCS  wait for VECS (RVESYNC) */
300#define   MI_SEMAPHORE_SYNC_BR	    (2<<16) /* RCS  wait for BCS  (RBSYNC) */
301#define   MI_SEMAPHORE_SYNC_BV	    (0<<16) /* VCS  wait for BCS  (VBSYNC) */
302#define   MI_SEMAPHORE_SYNC_VEV	    (1<<16) /* VCS  wait for VECS (VVESYNC) */
303#define   MI_SEMAPHORE_SYNC_RV	    (2<<16) /* VCS  wait for RCS  (VRSYNC) */
304#define   MI_SEMAPHORE_SYNC_RB	    (0<<16) /* BCS  wait for RCS  (BRSYNC) */
305#define   MI_SEMAPHORE_SYNC_VEB	    (1<<16) /* BCS  wait for VECS (BVESYNC) */
306#define   MI_SEMAPHORE_SYNC_VB	    (2<<16) /* BCS  wait for VCS  (BVSYNC) */
307#define   MI_SEMAPHORE_SYNC_BVE	    (0<<16) /* VECS wait for BCS  (VEBSYNC) */
308#define   MI_SEMAPHORE_SYNC_VVE	    (1<<16) /* VECS wait for VCS  (VEVSYNC) */
309#define   MI_SEMAPHORE_SYNC_RVE	    (2<<16) /* VECS wait for RCS  (VERSYNC) */
310#define   MI_SEMAPHORE_SYNC_INVALID (3<<16)
311#define   MI_SEMAPHORE_SYNC_MASK    (3<<16)
312#define MI_SET_CONTEXT		MI_INSTR(0x18, 0)
313#define   MI_MM_SPACE_GTT		(1<<8)
314#define   MI_MM_SPACE_PHYSICAL		(0<<8)
315#define   MI_SAVE_EXT_STATE_EN		(1<<3)
316#define   MI_RESTORE_EXT_STATE_EN	(1<<2)
317#define   MI_FORCE_RESTORE		(1<<1)
318#define   MI_RESTORE_INHIBIT		(1<<0)
319#define MI_SEMAPHORE_SIGNAL	MI_INSTR(0x1b, 0) /* GEN8+ */
320#define   MI_SEMAPHORE_TARGET(engine)	((engine)<<15)
321#define MI_SEMAPHORE_WAIT	MI_INSTR(0x1c, 2) /* GEN8+ */
322#define   MI_SEMAPHORE_POLL		(1<<15)
323#define   MI_SEMAPHORE_SAD_GTE_SDD	(1<<12)
324#define MI_STORE_DWORD_IMM	MI_INSTR(0x20, 1)
325#define MI_STORE_DWORD_IMM_GEN4	MI_INSTR(0x20, 2)
326#define   MI_MEM_VIRTUAL	(1 << 22) /* 945,g33,965 */
327#define   MI_USE_GGTT		(1 << 22) /* g4x+ */
328#define MI_STORE_DWORD_INDEX	MI_INSTR(0x21, 1)
329#define   MI_STORE_DWORD_INDEX_SHIFT 2
330/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
331 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
332 *   simply ignores the register load under certain conditions.
333 * - One can actually load arbitrary many arbitrary registers: Simply issue x
334 *   address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
335 */
336#define MI_LOAD_REGISTER_IMM(x)	MI_INSTR(0x22, 2*(x)-1)
337#define   MI_LRI_FORCE_POSTED		(1<<12)
338#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
339#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
340#define   MI_SRM_LRM_GLOBAL_GTT		(1<<22)
341#define MI_FLUSH_DW		MI_INSTR(0x26, 1) /* for GEN6 */
342#define   MI_FLUSH_DW_STORE_INDEX	(1<<21)
343#define   MI_INVALIDATE_TLB		(1<<18)
344#define   MI_FLUSH_DW_OP_STOREDW	(1<<14)
345#define   MI_FLUSH_DW_OP_MASK		(3<<14)
346#define   MI_FLUSH_DW_NOTIFY		(1<<8)
347#define   MI_INVALIDATE_BSD		(1<<7)
348#define   MI_FLUSH_DW_USE_GTT		(1<<2)
349#define   MI_FLUSH_DW_USE_PPGTT		(0<<2)
350#define MI_BATCH_BUFFER		MI_INSTR(0x30, 1)
351#define   MI_BATCH_NON_SECURE		(1)
352/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
353#define   MI_BATCH_NON_SECURE_I965	(1<<8)
354#define   MI_BATCH_PPGTT_HSW		(1<<8)
355#define   MI_BATCH_NON_SECURE_HSW	(1<<13)
356#define MI_BATCH_BUFFER_START	MI_INSTR(0x31, 0)
357#define   MI_BATCH_GTT		    (2<<6) /* aliased with (1<<7) on gen4 */
358#define MI_BATCH_BUFFER_START_GEN8	MI_INSTR(0x31, 1)
359
360#define MI_PREDICATE_SRC0	(0x2400)
361#define MI_PREDICATE_SRC1	(0x2408)
362
363#define MI_PREDICATE_RESULT_2	(0x2214)
364#define  LOWER_SLICE_ENABLED	(1<<0)
365#define  LOWER_SLICE_DISABLED	(0<<0)
366
367/*
368 * 3D instructions used by the kernel
369 */
370#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
371
372#define GFX_OP_RASTER_RULES    ((0x3<<29)|(0x7<<24))
373#define GFX_OP_SCISSOR         ((0x3<<29)|(0x1c<<24)|(0x10<<19))
374#define   SC_UPDATE_SCISSOR       (0x1<<1)
375#define   SC_ENABLE_MASK          (0x1<<0)
376#define   SC_ENABLE               (0x1<<0)
377#define GFX_OP_LOAD_INDIRECT   ((0x3<<29)|(0x1d<<24)|(0x7<<16))
378#define GFX_OP_SCISSOR_INFO    ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
379#define   SCI_YMIN_MASK      (0xffff<<16)
380#define   SCI_XMIN_MASK      (0xffff<<0)
381#define   SCI_YMAX_MASK      (0xffff<<16)
382#define   SCI_XMAX_MASK      (0xffff<<0)
383#define GFX_OP_SCISSOR_ENABLE	 ((0x3<<29)|(0x1c<<24)|(0x10<<19))
384#define GFX_OP_SCISSOR_RECT	 ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
385#define GFX_OP_COLOR_FACTOR      ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
386#define GFX_OP_STIPPLE           ((0x3<<29)|(0x1d<<24)|(0x83<<16))
387#define GFX_OP_MAP_INFO          ((0x3<<29)|(0x1d<<24)|0x4)
388#define GFX_OP_DESTBUFFER_VARS   ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
389#define GFX_OP_DESTBUFFER_INFO	 ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
390#define GFX_OP_DRAWRECT_INFO     ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
391#define GFX_OP_DRAWRECT_INFO_I965  ((0x7900<<16)|0x2)
392
393#define COLOR_BLT_CMD			(2<<29 | 0x40<<22 | (5-2))
394#define SRC_COPY_BLT_CMD		((2<<29)|(0x43<<22)|4)
395#define XY_SRC_COPY_BLT_CMD		((2<<29)|(0x53<<22)|6)
396#define XY_MONO_SRC_COPY_IMM_BLT	((2<<29)|(0x71<<22)|5)
397#define   BLT_WRITE_A			(2<<20)
398#define   BLT_WRITE_RGB			(1<<20)
399#define   BLT_WRITE_RGBA		(BLT_WRITE_RGB | BLT_WRITE_A)
400#define   BLT_DEPTH_8			(0<<24)
401#define   BLT_DEPTH_16_565		(1<<24)
402#define   BLT_DEPTH_16_1555		(2<<24)
403#define   BLT_DEPTH_32			(3<<24)
404#define   BLT_ROP_SRC_COPY		(0xcc<<16)
405#define   BLT_ROP_COLOR_COPY		(0xf0<<16)
406#define XY_SRC_COPY_BLT_SRC_TILED	(1<<15) /* 965+ only */
407#define XY_SRC_COPY_BLT_DST_TILED	(1<<11) /* 965+ only */
408#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
409#define   ASYNC_FLIP                (1<<22)
410#define   DISPLAY_PLANE_A           (0<<20)
411#define   DISPLAY_PLANE_B           (1<<20)
412#define GFX_OP_PIPE_CONTROL(len)	((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
413#define   PIPE_CONTROL_GLOBAL_GTT_IVB			(1<<24) /* gen7+ */
414#define   PIPE_CONTROL_MMIO_WRITE			(1<<23)
415#define   PIPE_CONTROL_STORE_DATA_INDEX			(1<<21)
416#define   PIPE_CONTROL_CS_STALL				(1<<20)
417#define   PIPE_CONTROL_TLB_INVALIDATE			(1<<18)
418#define   PIPE_CONTROL_MEDIA_STATE_CLEAR		(1<<16)
419#define   PIPE_CONTROL_QW_WRITE				(1<<14)
420#define   PIPE_CONTROL_POST_SYNC_OP_MASK                (3<<14)
421#define   PIPE_CONTROL_DEPTH_STALL			(1<<13)
422#define   PIPE_CONTROL_WRITE_FLUSH			(1<<12)
423#define   PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH	(1<<12) /* gen6+ */
424#define   PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE	(1<<11) /* MBZ on Ironlake */
425#define   PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE		(1<<10) /* GM45+ only */
426#define   PIPE_CONTROL_INDIRECT_STATE_DISABLE		(1<<9)
427#define   PIPE_CONTROL_NOTIFY				(1<<8)
428#define   PIPE_CONTROL_FLUSH_ENABLE			(1<<7) /* gen7+ */
429#define   PIPE_CONTROL_VF_CACHE_INVALIDATE		(1<<4)
430#define   PIPE_CONTROL_CONST_CACHE_INVALIDATE		(1<<3)
431#define   PIPE_CONTROL_STATE_CACHE_INVALIDATE		(1<<2)
432#define   PIPE_CONTROL_STALL_AT_SCOREBOARD		(1<<1)
433#define   PIPE_CONTROL_DEPTH_CACHE_FLUSH		(1<<0)
434#define   PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
435
436/*
437 * Commands used only by the command parser
438 */
439#define MI_SET_PREDICATE        MI_INSTR(0x01, 0)
440#define MI_ARB_CHECK            MI_INSTR(0x05, 0)
441#define MI_RS_CONTROL           MI_INSTR(0x06, 0)
442#define MI_URB_ATOMIC_ALLOC     MI_INSTR(0x09, 0)
443#define MI_PREDICATE            MI_INSTR(0x0C, 0)
444#define MI_RS_CONTEXT           MI_INSTR(0x0F, 0)
445#define MI_TOPOLOGY_FILTER      MI_INSTR(0x0D, 0)
446#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
447#define MI_URB_CLEAR            MI_INSTR(0x19, 0)
448#define MI_UPDATE_GTT           MI_INSTR(0x23, 0)
449#define MI_CLFLUSH              MI_INSTR(0x27, 0)
450#define MI_REPORT_PERF_COUNT    MI_INSTR(0x28, 0)
451#define   MI_REPORT_PERF_COUNT_GGTT (1<<0)
452#define MI_LOAD_REGISTER_MEM    MI_INSTR(0x29, 0)
453#define MI_LOAD_REGISTER_REG    MI_INSTR(0x2A, 0)
454#define MI_RS_STORE_DATA_IMM    MI_INSTR(0x2B, 0)
455#define MI_LOAD_URB_MEM         MI_INSTR(0x2C, 0)
456#define MI_STORE_URB_MEM        MI_INSTR(0x2D, 0)
457#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
458
459#define PIPELINE_SELECT                ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
460#define GFX_OP_3DSTATE_VF_STATISTICS   ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
461#define MEDIA_VFE_STATE                ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
462#define  MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
463#define GPGPU_OBJECT                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
464#define GPGPU_WALKER                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
465#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
466	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
467#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
468	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
469#define GFX_OP_3DSTATE_SO_DECL_LIST \
470	((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
471
472#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
473	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
474#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
475	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
476#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
477	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
478#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
479	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
480#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
481	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
482
483#define MFX_WAIT  ((0x3<<29)|(0x1<<27)|(0x0<<16))
484
485#define COLOR_BLT     ((0x2<<29)|(0x40<<22))
486#define SRC_COPY_BLT  ((0x2<<29)|(0x43<<22))
487
488/*
489 * Registers used only by the command parser
490 */
491#define BCS_SWCTRL 0x22200
492
493#define GPGPU_THREADS_DISPATCHED        0x2290
494#define HS_INVOCATION_COUNT             0x2300
495#define DS_INVOCATION_COUNT             0x2308
496#define IA_VERTICES_COUNT               0x2310
497#define IA_PRIMITIVES_COUNT             0x2318
498#define VS_INVOCATION_COUNT             0x2320
499#define GS_INVOCATION_COUNT             0x2328
500#define GS_PRIMITIVES_COUNT             0x2330
501#define CL_INVOCATION_COUNT             0x2338
502#define CL_PRIMITIVES_COUNT             0x2340
503#define PS_INVOCATION_COUNT             0x2348
504#define PS_DEPTH_COUNT                  0x2350
505
506/* There are the 4 64-bit counter registers, one for each stream output */
507#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
508
509#define GEN7_SO_PRIM_STORAGE_NEEDED(n)  (0x5240 + (n) * 8)
510
511#define GEN7_3DPRIM_END_OFFSET          0x2420
512#define GEN7_3DPRIM_START_VERTEX        0x2430
513#define GEN7_3DPRIM_VERTEX_COUNT        0x2434
514#define GEN7_3DPRIM_INSTANCE_COUNT      0x2438
515#define GEN7_3DPRIM_START_INSTANCE      0x243C
516#define GEN7_3DPRIM_BASE_VERTEX         0x2440
517
518#define OACONTROL 0x2360
519
520#define _GEN7_PIPEA_DE_LOAD_SL	0x70068
521#define _GEN7_PIPEB_DE_LOAD_SL	0x71068
522#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
523					 _GEN7_PIPEA_DE_LOAD_SL, \
524					 _GEN7_PIPEB_DE_LOAD_SL)
525
526/*
527 * Reset registers
528 */
529#define DEBUG_RESET_I830		0x6070
530#define  DEBUG_RESET_FULL		(1<<7)
531#define  DEBUG_RESET_RENDER		(1<<8)
532#define  DEBUG_RESET_DISPLAY		(1<<9)
533
534/*
535 * IOSF sideband
536 */
537#define VLV_IOSF_DOORBELL_REQ			(VLV_DISPLAY_BASE + 0x2100)
538#define   IOSF_DEVFN_SHIFT			24
539#define   IOSF_OPCODE_SHIFT			16
540#define   IOSF_PORT_SHIFT			8
541#define   IOSF_BYTE_ENABLES_SHIFT		4
542#define   IOSF_BAR_SHIFT			1
543#define   IOSF_SB_BUSY				(1<<0)
544#define   IOSF_PORT_BUNIT			0x3
545#define   IOSF_PORT_PUNIT			0x4
546#define   IOSF_PORT_NC				0x11
547#define   IOSF_PORT_DPIO			0x12
548#define   IOSF_PORT_DPIO_2			0x1a
549#define   IOSF_PORT_GPIO_NC			0x13
550#define   IOSF_PORT_CCK				0x14
551#define   IOSF_PORT_CCU				0xA9
552#define   IOSF_PORT_GPS_CORE			0x48
553#define   IOSF_PORT_FLISDSI			0x1B
554#define VLV_IOSF_DATA				(VLV_DISPLAY_BASE + 0x2104)
555#define VLV_IOSF_ADDR				(VLV_DISPLAY_BASE + 0x2108)
556
557/* See configdb bunit SB addr map */
558#define BUNIT_REG_BISOC				0x11
559
560#define PUNIT_REG_DSPFREQ			0x36
561#define   DSPFREQSTAT_SHIFT_CHV			24
562#define   DSPFREQSTAT_MASK_CHV			(0x1f << DSPFREQSTAT_SHIFT_CHV)
563#define   DSPFREQGUAR_SHIFT_CHV			8
564#define   DSPFREQGUAR_MASK_CHV			(0x1f << DSPFREQGUAR_SHIFT_CHV)
565#define   DSPFREQSTAT_SHIFT			30
566#define   DSPFREQSTAT_MASK			(0x3 << DSPFREQSTAT_SHIFT)
567#define   DSPFREQGUAR_SHIFT			14
568#define   DSPFREQGUAR_MASK			(0x3 << DSPFREQGUAR_SHIFT)
569#define   DSP_MAXFIFO_PM5_STATUS		(1 << 22) /* chv */
570#define   DSP_AUTO_CDCLK_GATE_DISABLE		(1 << 7) /* chv */
571#define   DSP_MAXFIFO_PM5_ENABLE		(1 << 6) /* chv */
572#define   _DP_SSC(val, pipe)			((val) << (2 * (pipe)))
573#define   DP_SSC_MASK(pipe)			_DP_SSC(0x3, (pipe))
574#define   DP_SSC_PWR_ON(pipe)			_DP_SSC(0x0, (pipe))
575#define   DP_SSC_CLK_GATE(pipe)			_DP_SSC(0x1, (pipe))
576#define   DP_SSC_RESET(pipe)			_DP_SSC(0x2, (pipe))
577#define   DP_SSC_PWR_GATE(pipe)			_DP_SSC(0x3, (pipe))
578#define   _DP_SSS(val, pipe)			((val) << (2 * (pipe) + 16))
579#define   DP_SSS_MASK(pipe)			_DP_SSS(0x3, (pipe))
580#define   DP_SSS_PWR_ON(pipe)			_DP_SSS(0x0, (pipe))
581#define   DP_SSS_CLK_GATE(pipe)			_DP_SSS(0x1, (pipe))
582#define   DP_SSS_RESET(pipe)			_DP_SSS(0x2, (pipe))
583#define   DP_SSS_PWR_GATE(pipe)			_DP_SSS(0x3, (pipe))
584
585/* See the PUNIT HAS v0.8 for the below bits */
586enum punit_power_well {
587	PUNIT_POWER_WELL_RENDER			= 0,
588	PUNIT_POWER_WELL_MEDIA			= 1,
589	PUNIT_POWER_WELL_DISP2D			= 3,
590	PUNIT_POWER_WELL_DPIO_CMN_BC		= 5,
591	PUNIT_POWER_WELL_DPIO_TX_B_LANES_01	= 6,
592	PUNIT_POWER_WELL_DPIO_TX_B_LANES_23	= 7,
593	PUNIT_POWER_WELL_DPIO_TX_C_LANES_01	= 8,
594	PUNIT_POWER_WELL_DPIO_TX_C_LANES_23	= 9,
595	PUNIT_POWER_WELL_DPIO_RX0		= 10,
596	PUNIT_POWER_WELL_DPIO_RX1		= 11,
597	PUNIT_POWER_WELL_DPIO_CMN_D		= 12,
598	/* FIXME: guesswork below */
599	PUNIT_POWER_WELL_DPIO_TX_D_LANES_01	= 13,
600	PUNIT_POWER_WELL_DPIO_TX_D_LANES_23	= 14,
601	PUNIT_POWER_WELL_DPIO_RX2		= 15,
602
603	PUNIT_POWER_WELL_NUM,
604};
605
606enum skl_disp_power_wells {
607	SKL_DISP_PW_MISC_IO,
608	SKL_DISP_PW_DDI_A_E,
609	SKL_DISP_PW_DDI_B,
610	SKL_DISP_PW_DDI_C,
611	SKL_DISP_PW_DDI_D,
612	SKL_DISP_PW_1 = 14,
613	SKL_DISP_PW_2,
614};
615
616#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
617#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
618
619#define PUNIT_REG_PWRGT_CTRL			0x60
620#define PUNIT_REG_PWRGT_STATUS			0x61
621#define   PUNIT_PWRGT_MASK(power_well)		(3 << ((power_well) * 2))
622#define   PUNIT_PWRGT_PWR_ON(power_well)	(0 << ((power_well) * 2))
623#define   PUNIT_PWRGT_CLK_GATE(power_well)	(1 << ((power_well) * 2))
624#define   PUNIT_PWRGT_RESET(power_well)		(2 << ((power_well) * 2))
625#define   PUNIT_PWRGT_PWR_GATE(power_well)	(3 << ((power_well) * 2))
626
627#define PUNIT_REG_GPU_LFM			0xd3
628#define PUNIT_REG_GPU_FREQ_REQ			0xd4
629#define PUNIT_REG_GPU_FREQ_STS			0xd8
630#define   GPLLENABLE				(1<<4)
631#define   GENFREQSTATUS				(1<<0)
632#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ		0xdc
633#define PUNIT_REG_CZ_TIMESTAMP			0xce
634
635#define PUNIT_FUSE_BUS2				0xf6 /* bits 47:40 */
636#define PUNIT_FUSE_BUS1				0xf5 /* bits 55:48 */
637
638#define FB_GFX_FMAX_AT_VMAX_FUSE		0x136
639#define FB_GFX_FREQ_FUSE_MASK			0xff
640#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT	24
641#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT	16
642#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT	8
643
644#define FB_GFX_FMIN_AT_VMIN_FUSE		0x137
645#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT		8
646
647#define PUNIT_REG_DDR_SETUP2			0x139
648#define   FORCE_DDR_FREQ_REQ_ACK		(1 << 8)
649#define   FORCE_DDR_LOW_FREQ			(1 << 1)
650#define   FORCE_DDR_HIGH_FREQ			(1 << 0)
651
652#define PUNIT_GPU_STATUS_REG			0xdb
653#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT	16
654#define PUNIT_GPU_STATUS_MAX_FREQ_MASK		0xff
655#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT	8
656#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK	0xff
657
658#define PUNIT_GPU_DUTYCYCLE_REG		0xdf
659#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT	8
660#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK	0xff
661
662#define IOSF_NC_FB_GFX_FREQ_FUSE		0x1c
663#define   FB_GFX_MAX_FREQ_FUSE_SHIFT		3
664#define   FB_GFX_MAX_FREQ_FUSE_MASK		0x000007f8
665#define   FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT	11
666#define   FB_GFX_FGUARANTEED_FREQ_FUSE_MASK	0x0007f800
667#define IOSF_NC_FB_GFX_FMAX_FUSE_HI		0x34
668#define   FB_FMAX_VMIN_FREQ_HI_MASK		0x00000007
669#define IOSF_NC_FB_GFX_FMAX_FUSE_LO		0x30
670#define   FB_FMAX_VMIN_FREQ_LO_SHIFT		27
671#define   FB_FMAX_VMIN_FREQ_LO_MASK		0xf8000000
672
673#define VLV_CZ_CLOCK_TO_MILLI_SEC		100000
674#define VLV_RP_UP_EI_THRESHOLD			90
675#define VLV_RP_DOWN_EI_THRESHOLD		70
676
677/* vlv2 north clock has */
678#define CCK_FUSE_REG				0x8
679#define  CCK_FUSE_HPLL_FREQ_MASK		0x3
680#define CCK_REG_DSI_PLL_FUSE			0x44
681#define CCK_REG_DSI_PLL_CONTROL			0x48
682#define  DSI_PLL_VCO_EN				(1 << 31)
683#define  DSI_PLL_LDO_GATE			(1 << 30)
684#define  DSI_PLL_P1_POST_DIV_SHIFT		17
685#define  DSI_PLL_P1_POST_DIV_MASK		(0x1ff << 17)
686#define  DSI_PLL_P2_MUX_DSI0_DIV2		(1 << 13)
687#define  DSI_PLL_P3_MUX_DSI1_DIV2		(1 << 12)
688#define  DSI_PLL_MUX_MASK			(3 << 9)
689#define  DSI_PLL_MUX_DSI0_DSIPLL		(0 << 10)
690#define  DSI_PLL_MUX_DSI0_CCK			(1 << 10)
691#define  DSI_PLL_MUX_DSI1_DSIPLL		(0 << 9)
692#define  DSI_PLL_MUX_DSI1_CCK			(1 << 9)
693#define  DSI_PLL_CLK_GATE_MASK			(0xf << 5)
694#define  DSI_PLL_CLK_GATE_DSI0_DSIPLL		(1 << 8)
695#define  DSI_PLL_CLK_GATE_DSI1_DSIPLL		(1 << 7)
696#define  DSI_PLL_CLK_GATE_DSI0_CCK		(1 << 6)
697#define  DSI_PLL_CLK_GATE_DSI1_CCK		(1 << 5)
698#define  DSI_PLL_LOCK				(1 << 0)
699#define CCK_REG_DSI_PLL_DIVIDER			0x4c
700#define  DSI_PLL_LFSR				(1 << 31)
701#define  DSI_PLL_FRACTION_EN			(1 << 30)
702#define  DSI_PLL_FRAC_COUNTER_SHIFT		27
703#define  DSI_PLL_FRAC_COUNTER_MASK		(7 << 27)
704#define  DSI_PLL_USYNC_CNT_SHIFT		18
705#define  DSI_PLL_USYNC_CNT_MASK			(0x1ff << 18)
706#define  DSI_PLL_N1_DIV_SHIFT			16
707#define  DSI_PLL_N1_DIV_MASK			(3 << 16)
708#define  DSI_PLL_M1_DIV_SHIFT			0
709#define  DSI_PLL_M1_DIV_MASK			(0x1ff << 0)
710#define CCK_DISPLAY_CLOCK_CONTROL		0x6b
711#define  DISPLAY_TRUNK_FORCE_ON			(1 << 17)
712#define  DISPLAY_TRUNK_FORCE_OFF		(1 << 16)
713#define  DISPLAY_FREQUENCY_STATUS		(0x1f << 8)
714#define  DISPLAY_FREQUENCY_STATUS_SHIFT		8
715#define  DISPLAY_FREQUENCY_VALUES		(0x1f << 0)
716
717/**
718 * DOC: DPIO
719 *
720 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
721 * ports. DPIO is the name given to such a display PHY. These PHYs
722 * don't follow the standard programming model using direct MMIO
723 * registers, and instead their registers must be accessed trough IOSF
724 * sideband. VLV has one such PHY for driving ports B and C, and CHV
725 * adds another PHY for driving port D. Each PHY responds to specific
726 * IOSF-SB port.
727 *
728 * Each display PHY is made up of one or two channels. Each channel
729 * houses a common lane part which contains the PLL and other common
730 * logic. CH0 common lane also contains the IOSF-SB logic for the
731 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
732 * must be running when any DPIO registers are accessed.
733 *
734 * In addition to having their own registers, the PHYs are also
735 * controlled through some dedicated signals from the display
736 * controller. These include PLL reference clock enable, PLL enable,
737 * and CRI clock selection, for example.
738 *
739 * Eeach channel also has two splines (also called data lanes), and
740 * each spline is made up of one Physical Access Coding Sub-Layer
741 * (PCS) block and two TX lanes. So each channel has two PCS blocks
742 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
743 * data/clock pairs depending on the output type.
744 *
745 * Additionally the PHY also contains an AUX lane with AUX blocks
746 * for each channel. This is used for DP AUX communication, but
747 * this fact isn't really relevant for the driver since AUX is
748 * controlled from the display controller side. No DPIO registers
749 * need to be accessed during AUX communication,
750 *
751 * Generally the common lane corresponds to the pipe and
752 * the spline (PCS/TX) corresponds to the port.
753 *
754 * For dual channel PHY (VLV/CHV):
755 *
756 *  pipe A == CMN/PLL/REF CH0
757 *
758 *  pipe B == CMN/PLL/REF CH1
759 *
760 *  port B == PCS/TX CH0
761 *
762 *  port C == PCS/TX CH1
763 *
764 * This is especially important when we cross the streams
765 * ie. drive port B with pipe B, or port C with pipe A.
766 *
767 * For single channel PHY (CHV):
768 *
769 *  pipe C == CMN/PLL/REF CH0
770 *
771 *  port D == PCS/TX CH0
772 *
773 * Note: digital port B is DDI0, digital port C is DDI1,
774 * digital port D is DDI2
775 */
776/*
777 * Dual channel PHY (VLV/CHV)
778 * ---------------------------------
779 * |      CH0      |      CH1      |
780 * |  CMN/PLL/REF  |  CMN/PLL/REF  |
781 * |---------------|---------------| Display PHY
782 * | PCS01 | PCS23 | PCS01 | PCS23 |
783 * |-------|-------|-------|-------|
784 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
785 * ---------------------------------
786 * |     DDI0      |     DDI1      | DP/HDMI ports
787 * ---------------------------------
788 *
789 * Single channel PHY (CHV)
790 * -----------------
791 * |      CH0      |
792 * |  CMN/PLL/REF  |
793 * |---------------| Display PHY
794 * | PCS01 | PCS23 |
795 * |-------|-------|
796 * |TX0|TX1|TX2|TX3|
797 * -----------------
798 * |     DDI2      | DP/HDMI port
799 * -----------------
800 */
801#define DPIO_DEVFN			0
802
803#define DPIO_CTL			(VLV_DISPLAY_BASE + 0x2110)
804#define  DPIO_MODSEL1			(1<<3) /* if ref clk b == 27 */
805#define  DPIO_MODSEL0			(1<<2) /* if ref clk a == 27 */
806#define  DPIO_SFR_BYPASS		(1<<1)
807#define  DPIO_CMNRST			(1<<0)
808
809#define DPIO_PHY(pipe)			((pipe) >> 1)
810#define DPIO_PHY_IOSF_PORT(phy)		(dev_priv->dpio_phy_iosf_port[phy])
811
812/*
813 * Per pipe/PLL DPIO regs
814 */
815#define _VLV_PLL_DW3_CH0		0x800c
816#define   DPIO_POST_DIV_SHIFT		(28) /* 3 bits */
817#define   DPIO_POST_DIV_DAC		0
818#define   DPIO_POST_DIV_HDMIDP		1 /* DAC 225-400M rate */
819#define   DPIO_POST_DIV_LVDS1		2
820#define   DPIO_POST_DIV_LVDS2		3
821#define   DPIO_K_SHIFT			(24) /* 4 bits */
822#define   DPIO_P1_SHIFT			(21) /* 3 bits */
823#define   DPIO_P2_SHIFT			(16) /* 5 bits */
824#define   DPIO_N_SHIFT			(12) /* 4 bits */
825#define   DPIO_ENABLE_CALIBRATION	(1<<11)
826#define   DPIO_M1DIV_SHIFT		(8) /* 3 bits */
827#define   DPIO_M2DIV_MASK		0xff
828#define _VLV_PLL_DW3_CH1		0x802c
829#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
830
831#define _VLV_PLL_DW5_CH0		0x8014
832#define   DPIO_REFSEL_OVERRIDE		27
833#define   DPIO_PLL_MODESEL_SHIFT	24 /* 3 bits */
834#define   DPIO_BIAS_CURRENT_CTL_SHIFT	21 /* 3 bits, always 0x7 */
835#define   DPIO_PLL_REFCLK_SEL_SHIFT	16 /* 2 bits */
836#define   DPIO_PLL_REFCLK_SEL_MASK	3
837#define   DPIO_DRIVER_CTL_SHIFT		12 /* always set to 0x8 */
838#define   DPIO_CLK_BIAS_CTL_SHIFT	8 /* always set to 0x5 */
839#define _VLV_PLL_DW5_CH1		0x8034
840#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
841
842#define _VLV_PLL_DW7_CH0		0x801c
843#define _VLV_PLL_DW7_CH1		0x803c
844#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
845
846#define _VLV_PLL_DW8_CH0		0x8040
847#define _VLV_PLL_DW8_CH1		0x8060
848#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
849
850#define VLV_PLL_DW9_BCAST		0xc044
851#define _VLV_PLL_DW9_CH0		0x8044
852#define _VLV_PLL_DW9_CH1		0x8064
853#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
854
855#define _VLV_PLL_DW10_CH0		0x8048
856#define _VLV_PLL_DW10_CH1		0x8068
857#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
858
859#define _VLV_PLL_DW11_CH0		0x804c
860#define _VLV_PLL_DW11_CH1		0x806c
861#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
862
863/* Spec for ref block start counts at DW10 */
864#define VLV_REF_DW13			0x80ac
865
866#define VLV_CMN_DW0			0x8100
867
868/*
869 * Per DDI channel DPIO regs
870 */
871
872#define _VLV_PCS_DW0_CH0		0x8200
873#define _VLV_PCS_DW0_CH1		0x8400
874#define   DPIO_PCS_TX_LANE2_RESET	(1<<16)
875#define   DPIO_PCS_TX_LANE1_RESET	(1<<7)
876#define   DPIO_LEFT_TXFIFO_RST_MASTER2	(1<<4)
877#define   DPIO_RIGHT_TXFIFO_RST_MASTER2	(1<<3)
878#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
879
880#define _VLV_PCS01_DW0_CH0		0x200
881#define _VLV_PCS23_DW0_CH0		0x400
882#define _VLV_PCS01_DW0_CH1		0x2600
883#define _VLV_PCS23_DW0_CH1		0x2800
884#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
885#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
886
887#define _VLV_PCS_DW1_CH0		0x8204
888#define _VLV_PCS_DW1_CH1		0x8404
889#define   CHV_PCS_REQ_SOFTRESET_EN	(1<<23)
890#define   DPIO_PCS_CLK_CRI_RXEB_EIOS_EN	(1<<22)
891#define   DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
892#define   DPIO_PCS_CLK_DATAWIDTH_SHIFT	(6)
893#define   DPIO_PCS_CLK_SOFT_RESET	(1<<5)
894#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
895
896#define _VLV_PCS01_DW1_CH0		0x204
897#define _VLV_PCS23_DW1_CH0		0x404
898#define _VLV_PCS01_DW1_CH1		0x2604
899#define _VLV_PCS23_DW1_CH1		0x2804
900#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
901#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
902
903#define _VLV_PCS_DW8_CH0		0x8220
904#define _VLV_PCS_DW8_CH1		0x8420
905#define   CHV_PCS_USEDCLKCHANNEL_OVRRIDE	(1 << 20)
906#define   CHV_PCS_USEDCLKCHANNEL		(1 << 21)
907#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
908
909#define _VLV_PCS01_DW8_CH0		0x0220
910#define _VLV_PCS23_DW8_CH0		0x0420
911#define _VLV_PCS01_DW8_CH1		0x2620
912#define _VLV_PCS23_DW8_CH1		0x2820
913#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
914#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
915
916#define _VLV_PCS_DW9_CH0		0x8224
917#define _VLV_PCS_DW9_CH1		0x8424
918#define   DPIO_PCS_TX2MARGIN_MASK	(0x7<<13)
919#define   DPIO_PCS_TX2MARGIN_000	(0<<13)
920#define   DPIO_PCS_TX2MARGIN_101	(1<<13)
921#define   DPIO_PCS_TX1MARGIN_MASK	(0x7<<10)
922#define   DPIO_PCS_TX1MARGIN_000	(0<<10)
923#define   DPIO_PCS_TX1MARGIN_101	(1<<10)
924#define	VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
925
926#define _VLV_PCS01_DW9_CH0		0x224
927#define _VLV_PCS23_DW9_CH0		0x424
928#define _VLV_PCS01_DW9_CH1		0x2624
929#define _VLV_PCS23_DW9_CH1		0x2824
930#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
931#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
932
933#define _CHV_PCS_DW10_CH0		0x8228
934#define _CHV_PCS_DW10_CH1		0x8428
935#define   DPIO_PCS_SWING_CALC_TX0_TX2	(1<<30)
936#define   DPIO_PCS_SWING_CALC_TX1_TX3	(1<<31)
937#define   DPIO_PCS_TX2DEEMP_MASK	(0xf<<24)
938#define   DPIO_PCS_TX2DEEMP_9P5		(0<<24)
939#define   DPIO_PCS_TX2DEEMP_6P0		(2<<24)
940#define   DPIO_PCS_TX1DEEMP_MASK	(0xf<<16)
941#define   DPIO_PCS_TX1DEEMP_9P5		(0<<16)
942#define   DPIO_PCS_TX1DEEMP_6P0		(2<<16)
943#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
944
945#define _VLV_PCS01_DW10_CH0		0x0228
946#define _VLV_PCS23_DW10_CH0		0x0428
947#define _VLV_PCS01_DW10_CH1		0x2628
948#define _VLV_PCS23_DW10_CH1		0x2828
949#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
950#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
951
952#define _VLV_PCS_DW11_CH0		0x822c
953#define _VLV_PCS_DW11_CH1		0x842c
954#define   DPIO_LANEDESKEW_STRAP_OVRD	(1<<3)
955#define   DPIO_LEFT_TXFIFO_RST_MASTER	(1<<1)
956#define   DPIO_RIGHT_TXFIFO_RST_MASTER	(1<<0)
957#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
958
959#define _VLV_PCS01_DW11_CH0		0x022c
960#define _VLV_PCS23_DW11_CH0		0x042c
961#define _VLV_PCS01_DW11_CH1		0x262c
962#define _VLV_PCS23_DW11_CH1		0x282c
963#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
964#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
965
966#define _VLV_PCS_DW12_CH0		0x8230
967#define _VLV_PCS_DW12_CH1		0x8430
968#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
969
970#define _VLV_PCS_DW14_CH0		0x8238
971#define _VLV_PCS_DW14_CH1		0x8438
972#define	VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
973
974#define _VLV_PCS_DW23_CH0		0x825c
975#define _VLV_PCS_DW23_CH1		0x845c
976#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
977
978#define _VLV_TX_DW2_CH0			0x8288
979#define _VLV_TX_DW2_CH1			0x8488
980#define   DPIO_SWING_MARGIN000_SHIFT	16
981#define   DPIO_SWING_MARGIN000_MASK	(0xff << DPIO_SWING_MARGIN000_SHIFT)
982#define   DPIO_UNIQ_TRANS_SCALE_SHIFT	8
983#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
984
985#define _VLV_TX_DW3_CH0			0x828c
986#define _VLV_TX_DW3_CH1			0x848c
987/* The following bit for CHV phy */
988#define   DPIO_TX_UNIQ_TRANS_SCALE_EN	(1<<27)
989#define   DPIO_SWING_MARGIN101_SHIFT	16
990#define   DPIO_SWING_MARGIN101_MASK	(0xff << DPIO_SWING_MARGIN101_SHIFT)
991#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
992
993#define _VLV_TX_DW4_CH0			0x8290
994#define _VLV_TX_DW4_CH1			0x8490
995#define   DPIO_SWING_DEEMPH9P5_SHIFT	24
996#define   DPIO_SWING_DEEMPH9P5_MASK	(0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
997#define   DPIO_SWING_DEEMPH6P0_SHIFT	16
998#define   DPIO_SWING_DEEMPH6P0_MASK	(0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
999#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1000
1001#define _VLV_TX3_DW4_CH0		0x690
1002#define _VLV_TX3_DW4_CH1		0x2a90
1003#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1004
1005#define _VLV_TX_DW5_CH0			0x8294
1006#define _VLV_TX_DW5_CH1			0x8494
1007#define   DPIO_TX_OCALINIT_EN		(1<<31)
1008#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1009
1010#define _VLV_TX_DW11_CH0		0x82ac
1011#define _VLV_TX_DW11_CH1		0x84ac
1012#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1013
1014#define _VLV_TX_DW14_CH0		0x82b8
1015#define _VLV_TX_DW14_CH1		0x84b8
1016#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1017
1018/* CHV dpPhy registers */
1019#define _CHV_PLL_DW0_CH0		0x8000
1020#define _CHV_PLL_DW0_CH1		0x8180
1021#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1022
1023#define _CHV_PLL_DW1_CH0		0x8004
1024#define _CHV_PLL_DW1_CH1		0x8184
1025#define   DPIO_CHV_N_DIV_SHIFT		8
1026#define   DPIO_CHV_M1_DIV_BY_2		(0 << 0)
1027#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1028
1029#define _CHV_PLL_DW2_CH0		0x8008
1030#define _CHV_PLL_DW2_CH1		0x8188
1031#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1032
1033#define _CHV_PLL_DW3_CH0		0x800c
1034#define _CHV_PLL_DW3_CH1		0x818c
1035#define  DPIO_CHV_FRAC_DIV_EN		(1 << 16)
1036#define  DPIO_CHV_FIRST_MOD		(0 << 8)
1037#define  DPIO_CHV_SECOND_MOD		(1 << 8)
1038#define  DPIO_CHV_FEEDFWD_GAIN_SHIFT	0
1039#define  DPIO_CHV_FEEDFWD_GAIN_MASK		(0xF << 0)
1040#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1041
1042#define _CHV_PLL_DW6_CH0		0x8018
1043#define _CHV_PLL_DW6_CH1		0x8198
1044#define   DPIO_CHV_GAIN_CTRL_SHIFT	16
1045#define	  DPIO_CHV_INT_COEFF_SHIFT	8
1046#define   DPIO_CHV_PROP_COEFF_SHIFT	0
1047#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1048
1049#define _CHV_PLL_DW8_CH0		0x8020
1050#define _CHV_PLL_DW8_CH1		0x81A0
1051#define   DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1052#define   DPIO_CHV_TDC_TARGET_CNT_MASK  (0x3FF << 0)
1053#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1054
1055#define _CHV_PLL_DW9_CH0		0x8024
1056#define _CHV_PLL_DW9_CH1		0x81A4
1057#define  DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT		1 /* 3 bits */
1058#define  DPIO_CHV_INT_LOCK_THRESHOLD_MASK		(7 << 1)
1059#define  DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE	1 /* 1: coarse & 0 : fine  */
1060#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1061
1062#define _CHV_CMN_DW5_CH0               0x8114
1063#define   CHV_BUFRIGHTENA1_DISABLE	(0 << 20)
1064#define   CHV_BUFRIGHTENA1_NORMAL	(1 << 20)
1065#define   CHV_BUFRIGHTENA1_FORCE	(3 << 20)
1066#define   CHV_BUFRIGHTENA1_MASK		(3 << 20)
1067#define   CHV_BUFLEFTENA1_DISABLE	(0 << 22)
1068#define   CHV_BUFLEFTENA1_NORMAL	(1 << 22)
1069#define   CHV_BUFLEFTENA1_FORCE		(3 << 22)
1070#define   CHV_BUFLEFTENA1_MASK		(3 << 22)
1071
1072#define _CHV_CMN_DW13_CH0		0x8134
1073#define _CHV_CMN_DW0_CH1		0x8080
1074#define   DPIO_CHV_S1_DIV_SHIFT		21
1075#define   DPIO_CHV_P1_DIV_SHIFT		13 /* 3 bits */
1076#define   DPIO_CHV_P2_DIV_SHIFT		8  /* 5 bits */
1077#define   DPIO_CHV_K_DIV_SHIFT		4
1078#define   DPIO_PLL_FREQLOCK		(1 << 1)
1079#define   DPIO_PLL_LOCK			(1 << 0)
1080#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1081
1082#define _CHV_CMN_DW14_CH0		0x8138
1083#define _CHV_CMN_DW1_CH1		0x8084
1084#define   DPIO_AFC_RECAL		(1 << 14)
1085#define   DPIO_DCLKP_EN			(1 << 13)
1086#define   CHV_BUFLEFTENA2_DISABLE	(0 << 17) /* CL2 DW1 only */
1087#define   CHV_BUFLEFTENA2_NORMAL	(1 << 17) /* CL2 DW1 only */
1088#define   CHV_BUFLEFTENA2_FORCE		(3 << 17) /* CL2 DW1 only */
1089#define   CHV_BUFLEFTENA2_MASK		(3 << 17) /* CL2 DW1 only */
1090#define   CHV_BUFRIGHTENA2_DISABLE	(0 << 19) /* CL2 DW1 only */
1091#define   CHV_BUFRIGHTENA2_NORMAL	(1 << 19) /* CL2 DW1 only */
1092#define   CHV_BUFRIGHTENA2_FORCE	(3 << 19) /* CL2 DW1 only */
1093#define   CHV_BUFRIGHTENA2_MASK		(3 << 19) /* CL2 DW1 only */
1094#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1095
1096#define _CHV_CMN_DW19_CH0		0x814c
1097#define _CHV_CMN_DW6_CH1		0x8098
1098#define   CHV_CMN_USEDCLKCHANNEL	(1 << 13)
1099#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1100
1101#define CHV_CMN_DW30			0x8178
1102#define   DPIO_LRC_BYPASS		(1 << 3)
1103
1104#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1105					(lane) * 0x200 + (offset))
1106
1107#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1108#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1109#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1110#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1111#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1112#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1113#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1114#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1115#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1116#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1117#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1118#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1119#define   DPIO_FRC_LATENCY_SHFIT	8
1120#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1121#define   DPIO_UPAR_SHIFT		30
1122/*
1123 * Fence registers
1124 */
1125#define FENCE_REG_830_0			0x2000
1126#define FENCE_REG_945_8			0x3000
1127#define   I830_FENCE_START_MASK		0x07f80000
1128#define   I830_FENCE_TILING_Y_SHIFT	12
1129#define   I830_FENCE_SIZE_BITS(size)	((ffs((size) >> 19) - 1) << 8)
1130#define   I830_FENCE_PITCH_SHIFT	4
1131#define   I830_FENCE_REG_VALID		(1<<0)
1132#define   I915_FENCE_MAX_PITCH_VAL	4
1133#define   I830_FENCE_MAX_PITCH_VAL	6
1134#define   I830_FENCE_MAX_SIZE_VAL	(1<<8)
1135
1136#define   I915_FENCE_START_MASK		0x0ff00000
1137#define   I915_FENCE_SIZE_BITS(size)	((ffs((size) >> 20) - 1) << 8)
1138
1139#define FENCE_REG_965_0			0x03000
1140#define   I965_FENCE_PITCH_SHIFT	2
1141#define   I965_FENCE_TILING_Y_SHIFT	1
1142#define   I965_FENCE_REG_VALID		(1<<0)
1143#define   I965_FENCE_MAX_PITCH_VAL	0x0400
1144
1145#define FENCE_REG_SANDYBRIDGE_0		0x100000
1146#define   SANDYBRIDGE_FENCE_PITCH_SHIFT	32
1147#define   GEN7_FENCE_MAX_PITCH_VAL	0x0800
1148
1149
1150/* control register for cpu gtt access */
1151#define TILECTL				0x101000
1152#define   TILECTL_SWZCTL			(1 << 0)
1153#define   TILECTL_TLB_PREFETCH_DIS	(1 << 2)
1154#define   TILECTL_BACKSNOOP_DIS		(1 << 3)
1155
1156/*
1157 * Instruction and interrupt control regs
1158 */
1159#define PGTBL_CTL	0x02020
1160#define   PGTBL_ADDRESS_LO_MASK	0xfffff000 /* bits [31:12] */
1161#define   PGTBL_ADDRESS_HI_MASK	0x000000f0 /* bits [35:32] (gen4) */
1162#define PGTBL_ER	0x02024
1163#define PRB0_BASE (0x2030-0x30)
1164#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1165#define PRB2_BASE (0x2050-0x30) /* gen3 */
1166#define SRB0_BASE (0x2100-0x30) /* gen2 */
1167#define SRB1_BASE (0x2110-0x30) /* gen2 */
1168#define SRB2_BASE (0x2120-0x30) /* 830 */
1169#define SRB3_BASE (0x2130-0x30) /* 830 */
1170#define RENDER_RING_BASE	0x02000
1171#define BSD_RING_BASE		0x04000
1172#define GEN6_BSD_RING_BASE	0x12000
1173#define GEN8_BSD2_RING_BASE	0x1c000
1174#define VEBOX_RING_BASE		0x1a000
1175#define BLT_RING_BASE		0x22000
1176#define RING_TAIL(base)		((base)+0x30)
1177#define RING_HEAD(base)		((base)+0x34)
1178#define RING_START(base)	((base)+0x38)
1179#define RING_CTL(base)		((base)+0x3c)
1180#define RING_SYNC_0(base)	((base)+0x40)
1181#define RING_SYNC_1(base)	((base)+0x44)
1182#define RING_SYNC_2(base)	((base)+0x48)
1183#define GEN6_RVSYNC	(RING_SYNC_0(RENDER_RING_BASE))
1184#define GEN6_RBSYNC	(RING_SYNC_1(RENDER_RING_BASE))
1185#define GEN6_RVESYNC	(RING_SYNC_2(RENDER_RING_BASE))
1186#define GEN6_VBSYNC	(RING_SYNC_0(GEN6_BSD_RING_BASE))
1187#define GEN6_VRSYNC	(RING_SYNC_1(GEN6_BSD_RING_BASE))
1188#define GEN6_VVESYNC	(RING_SYNC_2(GEN6_BSD_RING_BASE))
1189#define GEN6_BRSYNC	(RING_SYNC_0(BLT_RING_BASE))
1190#define GEN6_BVSYNC	(RING_SYNC_1(BLT_RING_BASE))
1191#define GEN6_BVESYNC	(RING_SYNC_2(BLT_RING_BASE))
1192#define GEN6_VEBSYNC	(RING_SYNC_0(VEBOX_RING_BASE))
1193#define GEN6_VERSYNC	(RING_SYNC_1(VEBOX_RING_BASE))
1194#define GEN6_VEVSYNC	(RING_SYNC_2(VEBOX_RING_BASE))
1195#define GEN6_NOSYNC 0
1196#define RING_PSMI_CTL(base)	((base)+0x50)
1197#define RING_MAX_IDLE(base)	((base)+0x54)
1198#define RING_HWS_PGA(base)	((base)+0x80)
1199#define RING_HWS_PGA_GEN6(base)	((base)+0x2080)
1200
1201#define GEN7_WR_WATERMARK	0x4028
1202#define GEN7_GFX_PRIO_CTRL	0x402C
1203#define ARB_MODE		0x4030
1204#define   ARB_MODE_SWIZZLE_SNB	(1<<4)
1205#define   ARB_MODE_SWIZZLE_IVB	(1<<5)
1206#define GEN7_GFX_PEND_TLB0	0x4034
1207#define GEN7_GFX_PEND_TLB1	0x4038
1208/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1209#define GEN7_LRA_LIMITS_BASE	0x403C
1210#define GEN7_LRA_LIMITS_REG_NUM	13
1211#define GEN7_MEDIA_MAX_REQ_COUNT	0x4070
1212#define GEN7_GFX_MAX_REQ_COUNT		0x4074
1213
1214#define GAMTARBMODE		0x04a08
1215#define   ARB_MODE_BWGTLB_DISABLE (1<<9)
1216#define   ARB_MODE_SWIZZLE_BDW	(1<<1)
1217#define RENDER_HWS_PGA_GEN7	(0x04080)
1218#define RING_FAULT_REG(ring)	(0x4094 + 0x100*(ring)->id)
1219#define   RING_FAULT_GTTSEL_MASK (1<<11)
1220#define   RING_FAULT_SRCID(x)	((x >> 3) & 0xff)
1221#define   RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1222#define   RING_FAULT_VALID	(1<<0)
1223#define DONE_REG		0x40b0
1224#define GEN8_PRIVATE_PAT	0x40e0
1225#define BSD_HWS_PGA_GEN7	(0x04180)
1226#define BLT_HWS_PGA_GEN7	(0x04280)
1227#define VEBOX_HWS_PGA_GEN7	(0x04380)
1228#define RING_ACTHD(base)	((base)+0x74)
1229#define RING_ACTHD_UDW(base)	((base)+0x5c)
1230#define RING_NOPID(base)	((base)+0x94)
1231#define RING_IMR(base)		((base)+0xa8)
1232#define RING_HWSTAM(base)	((base)+0x98)
1233#define RING_TIMESTAMP(base)	((base)+0x358)
1234#define   TAIL_ADDR		0x001FFFF8
1235#define   HEAD_WRAP_COUNT	0xFFE00000
1236#define   HEAD_WRAP_ONE		0x00200000
1237#define   HEAD_ADDR		0x001FFFFC
1238#define   RING_NR_PAGES		0x001FF000
1239#define   RING_REPORT_MASK	0x00000006
1240#define   RING_REPORT_64K	0x00000002
1241#define   RING_REPORT_128K	0x00000004
1242#define   RING_NO_REPORT	0x00000000
1243#define   RING_VALID_MASK	0x00000001
1244#define   RING_VALID		0x00000001
1245#define   RING_INVALID		0x00000000
1246#define   RING_WAIT_I8XX	(1<<0) /* gen2, PRBx_HEAD */
1247#define   RING_WAIT		(1<<11) /* gen3+, PRBx_CTL */
1248#define   RING_WAIT_SEMAPHORE	(1<<10) /* gen6+ */
1249
1250#define GEN7_TLB_RD_ADDR	0x4700
1251
1252#if 0
1253#define PRB0_TAIL	0x02030
1254#define PRB0_HEAD	0x02034
1255#define PRB0_START	0x02038
1256#define PRB0_CTL	0x0203c
1257#define PRB1_TAIL	0x02040 /* 915+ only */
1258#define PRB1_HEAD	0x02044 /* 915+ only */
1259#define PRB1_START	0x02048 /* 915+ only */
1260#define PRB1_CTL	0x0204c /* 915+ only */
1261#endif
1262#define IPEIR_I965	0x02064
1263#define IPEHR_I965	0x02068
1264#define INSTDONE_I965	0x0206c
1265#define GEN7_INSTDONE_1		0x0206c
1266#define GEN7_SC_INSTDONE	0x07100
1267#define GEN7_SAMPLER_INSTDONE	0x0e160
1268#define GEN7_ROW_INSTDONE	0x0e164
1269#define I915_NUM_INSTDONE_REG	4
1270#define RING_IPEIR(base)	((base)+0x64)
1271#define RING_IPEHR(base)	((base)+0x68)
1272#define RING_INSTDONE(base)	((base)+0x6c)
1273#define RING_INSTPS(base)	((base)+0x70)
1274#define RING_DMA_FADD(base)	((base)+0x78)
1275#define RING_DMA_FADD_UDW(base)	((base)+0x60) /* gen8+ */
1276#define RING_INSTPM(base)	((base)+0xc0)
1277#define RING_MI_MODE(base)	((base)+0x9c)
1278#define INSTPS		0x02070 /* 965+ only */
1279#define INSTDONE1	0x0207c /* 965+ only */
1280#define ACTHD_I965	0x02074
1281#define HWS_PGA		0x02080
1282#define HWS_ADDRESS_MASK	0xfffff000
1283#define HWS_START_ADDRESS_SHIFT	4
1284#define PWRCTXA		0x2088 /* 965GM+ only */
1285#define   PWRCTX_EN	(1<<0)
1286#define IPEIR		0x02088
1287#define IPEHR		0x0208c
1288#define INSTDONE	0x02090
1289#define NOPID		0x02094
1290#define HWSTAM		0x02098
1291#define DMA_FADD_I8XX	0x020d0
1292#define RING_BBSTATE(base)	((base)+0x110)
1293#define RING_BBADDR(base)	((base)+0x140)
1294#define RING_BBADDR_UDW(base)	((base)+0x168) /* gen8+ */
1295
1296#define ERROR_GEN6	0x040a0
1297#define GEN7_ERR_INT	0x44040
1298#define   ERR_INT_POISON		(1<<31)
1299#define   ERR_INT_MMIO_UNCLAIMED	(1<<13)
1300#define   ERR_INT_PIPE_CRC_DONE_C	(1<<8)
1301#define   ERR_INT_FIFO_UNDERRUN_C	(1<<6)
1302#define   ERR_INT_PIPE_CRC_DONE_B	(1<<5)
1303#define   ERR_INT_FIFO_UNDERRUN_B	(1<<3)
1304#define   ERR_INT_PIPE_CRC_DONE_A	(1<<2)
1305#define   ERR_INT_PIPE_CRC_DONE(pipe)	(1<<(2 + pipe*3))
1306#define   ERR_INT_FIFO_UNDERRUN_A	(1<<0)
1307#define   ERR_INT_FIFO_UNDERRUN(pipe)	(1<<(pipe*3))
1308
1309#define GEN8_FAULT_TLB_DATA0		0x04b10
1310#define GEN8_FAULT_TLB_DATA1		0x04b14
1311
1312#define FPGA_DBG		0x42300
1313#define   FPGA_DBG_RM_NOCLAIM	(1<<31)
1314
1315#define DERRMR		0x44050
1316/* Note that HBLANK events are reserved on bdw+ */
1317#define   DERRMR_PIPEA_SCANLINE		(1<<0)
1318#define   DERRMR_PIPEA_PRI_FLIP_DONE	(1<<1)
1319#define   DERRMR_PIPEA_SPR_FLIP_DONE	(1<<2)
1320#define   DERRMR_PIPEA_VBLANK		(1<<3)
1321#define   DERRMR_PIPEA_HBLANK		(1<<5)
1322#define   DERRMR_PIPEB_SCANLINE 	(1<<8)
1323#define   DERRMR_PIPEB_PRI_FLIP_DONE	(1<<9)
1324#define   DERRMR_PIPEB_SPR_FLIP_DONE	(1<<10)
1325#define   DERRMR_PIPEB_VBLANK		(1<<11)
1326#define   DERRMR_PIPEB_HBLANK		(1<<13)
1327/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1328#define   DERRMR_PIPEC_SCANLINE		(1<<14)
1329#define   DERRMR_PIPEC_PRI_FLIP_DONE	(1<<15)
1330#define   DERRMR_PIPEC_SPR_FLIP_DONE	(1<<20)
1331#define   DERRMR_PIPEC_VBLANK		(1<<21)
1332#define   DERRMR_PIPEC_HBLANK		(1<<22)
1333
1334
1335/* GM45+ chicken bits -- debug workaround bits that may be required
1336 * for various sorts of correct behavior.  The top 16 bits of each are
1337 * the enables for writing to the corresponding low bit.
1338 */
1339#define _3D_CHICKEN	0x02084
1340#define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
1341#define _3D_CHICKEN2	0x0208c
1342/* Disables pipelining of read flushes past the SF-WIZ interface.
1343 * Required on all Ironlake steppings according to the B-Spec, but the
1344 * particular danger of not doing so is not specified.
1345 */
1346# define _3D_CHICKEN2_WM_READ_PIPELINED			(1 << 14)
1347#define _3D_CHICKEN3	0x02090
1348#define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL		(1 << 10)
1349#define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL		(1 << 5)
1350#define  _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)	((x)<<1) /* gen8+ */
1351#define  _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH	(1 << 1) /* gen6 */
1352
1353#define MI_MODE		0x0209c
1354# define VS_TIMER_DISPATCH				(1 << 6)
1355# define MI_FLUSH_ENABLE				(1 << 12)
1356# define ASYNC_FLIP_PERF_DISABLE			(1 << 14)
1357# define MODE_IDLE					(1 << 9)
1358# define STOP_RING					(1 << 8)
1359
1360#define GEN6_GT_MODE	0x20d0
1361#define GEN7_GT_MODE	0x7008
1362#define   GEN6_WIZ_HASHING(hi, lo)			(((hi) << 9) | ((lo) << 7))
1363#define   GEN6_WIZ_HASHING_8x8				GEN6_WIZ_HASHING(0, 0)
1364#define   GEN6_WIZ_HASHING_8x4				GEN6_WIZ_HASHING(0, 1)
1365#define   GEN6_WIZ_HASHING_16x4				GEN6_WIZ_HASHING(1, 0)
1366#define   GEN6_WIZ_HASHING_MASK				GEN6_WIZ_HASHING(1, 1)
1367#define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE		(1 << 5)
1368#define   GEN9_IZ_HASHING_MASK(slice)			(0x3 << (slice * 2))
1369#define   GEN9_IZ_HASHING(slice, val)			((val) << (slice * 2))
1370
1371#define GFX_MODE	0x02520
1372#define GFX_MODE_GEN7	0x0229c
1373#define RING_MODE_GEN7(ring)	((ring)->mmio_base+0x29c)
1374#define   GFX_RUN_LIST_ENABLE		(1<<15)
1375#define   GFX_TLB_INVALIDATE_EXPLICIT	(1<<13)
1376#define   GFX_SURFACE_FAULT_ENABLE	(1<<12)
1377#define   GFX_REPLAY_MODE		(1<<11)
1378#define   GFX_PSMI_GRANULARITY		(1<<10)
1379#define   GFX_PPGTT_ENABLE		(1<<9)
1380
1381#define VLV_DISPLAY_BASE 0x180000
1382#define VLV_MIPI_BASE VLV_DISPLAY_BASE
1383
1384#define VLV_GU_CTL0	(VLV_DISPLAY_BASE + 0x2030)
1385#define VLV_GU_CTL1	(VLV_DISPLAY_BASE + 0x2034)
1386#define SCPD0		0x0209c /* 915+ only */
1387#define IER		0x020a0
1388#define IIR		0x020a4
1389#define IMR		0x020a8
1390#define ISR		0x020ac
1391#define VLV_GUNIT_CLOCK_GATE	(VLV_DISPLAY_BASE + 0x2060)
1392#define   GINT_DIS		(1<<22)
1393#define   GCFG_DIS		(1<<8)
1394#define VLV_GUNIT_CLOCK_GATE2	(VLV_DISPLAY_BASE + 0x2064)
1395#define VLV_IIR_RW	(VLV_DISPLAY_BASE + 0x2084)
1396#define VLV_IER		(VLV_DISPLAY_BASE + 0x20a0)
1397#define VLV_IIR		(VLV_DISPLAY_BASE + 0x20a4)
1398#define VLV_IMR		(VLV_DISPLAY_BASE + 0x20a8)
1399#define VLV_ISR		(VLV_DISPLAY_BASE + 0x20ac)
1400#define VLV_PCBR	(VLV_DISPLAY_BASE + 0x2120)
1401#define VLV_PCBR_ADDR_SHIFT	12
1402
1403#define   DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
1404#define EIR		0x020b0
1405#define EMR		0x020b4
1406#define ESR		0x020b8
1407#define   GM45_ERROR_PAGE_TABLE				(1<<5)
1408#define   GM45_ERROR_MEM_PRIV				(1<<4)
1409#define   I915_ERROR_PAGE_TABLE				(1<<4)
1410#define   GM45_ERROR_CP_PRIV				(1<<3)
1411#define   I915_ERROR_MEMORY_REFRESH			(1<<1)
1412#define   I915_ERROR_INSTRUCTION			(1<<0)
1413#define INSTPM	        0x020c0
1414#define   INSTPM_SELF_EN (1<<12) /* 915GM only */
1415#define   INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
1416					will not assert AGPBUSY# and will only
1417					be delivered when out of C3. */
1418#define   INSTPM_FORCE_ORDERING				(1<<7) /* GEN6+ */
1419#define   INSTPM_TLB_INVALIDATE	(1<<9)
1420#define   INSTPM_SYNC_FLUSH	(1<<5)
1421#define ACTHD	        0x020c8
1422#define MEM_MODE	0x020cc
1423#define   MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1424#define   MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1425#define   MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
1426#define FW_BLC		0x020d8
1427#define FW_BLC2		0x020dc
1428#define FW_BLC_SELF	0x020e0 /* 915+ only */
1429#define   FW_BLC_SELF_EN_MASK      (1<<31)
1430#define   FW_BLC_SELF_FIFO_MASK    (1<<16) /* 945 only */
1431#define   FW_BLC_SELF_EN           (1<<15) /* 945 only */
1432#define MM_BURST_LENGTH     0x00700000
1433#define MM_FIFO_WATERMARK   0x0001F000
1434#define LM_BURST_LENGTH     0x00000700
1435#define LM_FIFO_WATERMARK   0x0000001F
1436#define MI_ARB_STATE	0x020e4 /* 915+ only */
1437
1438/* Make render/texture TLB fetches lower priorty than associated data
1439 *   fetches. This is not turned on by default
1440 */
1441#define   MI_ARB_RENDER_TLB_LOW_PRIORITY	(1 << 15)
1442
1443/* Isoch request wait on GTT enable (Display A/B/C streams).
1444 * Make isoch requests stall on the TLB update. May cause
1445 * display underruns (test mode only)
1446 */
1447#define   MI_ARB_ISOCH_WAIT_GTT			(1 << 14)
1448
1449/* Block grant count for isoch requests when block count is
1450 * set to a finite value.
1451 */
1452#define   MI_ARB_BLOCK_GRANT_MASK		(3 << 12)
1453#define   MI_ARB_BLOCK_GRANT_8			(0 << 12)	/* for 3 display planes */
1454#define   MI_ARB_BLOCK_GRANT_4			(1 << 12)	/* for 2 display planes */
1455#define   MI_ARB_BLOCK_GRANT_2			(2 << 12)	/* for 1 display plane */
1456#define   MI_ARB_BLOCK_GRANT_0			(3 << 12)	/* don't use */
1457
1458/* Enable render writes to complete in C2/C3/C4 power states.
1459 * If this isn't enabled, render writes are prevented in low
1460 * power states. That seems bad to me.
1461 */
1462#define   MI_ARB_C3_LP_WRITE_ENABLE		(1 << 11)
1463
1464/* This acknowledges an async flip immediately instead
1465 * of waiting for 2TLB fetches.
1466 */
1467#define   MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE	(1 << 10)
1468
1469/* Enables non-sequential data reads through arbiter
1470 */
1471#define   MI_ARB_DUAL_DATA_PHASE_DISABLE	(1 << 9)
1472
1473/* Disable FSB snooping of cacheable write cycles from binner/render
1474 * command stream
1475 */
1476#define   MI_ARB_CACHE_SNOOP_DISABLE		(1 << 8)
1477
1478/* Arbiter time slice for non-isoch streams */
1479#define   MI_ARB_TIME_SLICE_MASK		(7 << 5)
1480#define   MI_ARB_TIME_SLICE_1			(0 << 5)
1481#define   MI_ARB_TIME_SLICE_2			(1 << 5)
1482#define   MI_ARB_TIME_SLICE_4			(2 << 5)
1483#define   MI_ARB_TIME_SLICE_6			(3 << 5)
1484#define   MI_ARB_TIME_SLICE_8			(4 << 5)
1485#define   MI_ARB_TIME_SLICE_10			(5 << 5)
1486#define   MI_ARB_TIME_SLICE_14			(6 << 5)
1487#define   MI_ARB_TIME_SLICE_16			(7 << 5)
1488
1489/* Low priority grace period page size */
1490#define   MI_ARB_LOW_PRIORITY_GRACE_4KB		(0 << 4)	/* default */
1491#define   MI_ARB_LOW_PRIORITY_GRACE_8KB		(1 << 4)
1492
1493/* Disable display A/B trickle feed */
1494#define   MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE	(1 << 2)
1495
1496/* Set display plane priority */
1497#define   MI_ARB_DISPLAY_PRIORITY_A_B		(0 << 0)	/* display A > display B */
1498#define   MI_ARB_DISPLAY_PRIORITY_B_A		(1 << 0)	/* display B > display A */
1499
1500#define MI_STATE	0x020e4 /* gen2 only */
1501#define   MI_AGPBUSY_INT_EN			(1 << 1) /* 85x only */
1502#define   MI_AGPBUSY_830_MODE			(1 << 0) /* 85x only */
1503
1504#define CACHE_MODE_0	0x02120 /* 915+ only */
1505#define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1506#define   CM0_IZ_OPT_DISABLE      (1<<6)
1507#define   CM0_ZR_OPT_DISABLE      (1<<5)
1508#define	  CM0_STC_EVICT_DISABLE_LRA_SNB	(1<<5)
1509#define   CM0_DEPTH_EVICT_DISABLE (1<<4)
1510#define   CM0_COLOR_EVICT_DISABLE (1<<3)
1511#define   CM0_DEPTH_WRITE_DISABLE (1<<1)
1512#define   CM0_RC_OP_FLUSH_DISABLE (1<<0)
1513#define GFX_FLSH_CNTL	0x02170 /* 915+ only */
1514#define GFX_FLSH_CNTL_GEN6	0x101008
1515#define   GFX_FLSH_CNTL_EN	(1<<0)
1516#define ECOSKPD		0x021d0
1517#define   ECO_GATING_CX_ONLY	(1<<3)
1518#define   ECO_FLIP_DONE		(1<<0)
1519
1520#define CACHE_MODE_0_GEN7	0x7000 /* IVB+ */
1521#define RC_OP_FLUSH_ENABLE (1<<0)
1522#define   HIZ_RAW_STALL_OPT_DISABLE (1<<2)
1523#define CACHE_MODE_1		0x7004 /* IVB+ */
1524#define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE	(1<<6)
1525#define   GEN8_4x4_STC_OPTIMIZATION_DISABLE	(1<<6)
1526#define   GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE	(1<<1)
1527
1528#define GEN6_BLITTER_ECOSKPD	0x221d0
1529#define   GEN6_BLITTER_LOCK_SHIFT			16
1530#define   GEN6_BLITTER_FBC_NOTIFY			(1<<3)
1531
1532#define GEN6_RC_SLEEP_PSMI_CONTROL	0x2050
1533#define   GEN6_PSMI_SLEEP_MSG_DISABLE	(1 << 0)
1534#define   GEN8_RC_SEMA_IDLE_MSG_DISABLE	(1 << 12)
1535#define   GEN8_FF_DOP_CLOCK_GATE_DISABLE	(1<<10)
1536
1537/* Fuse readout registers for GT */
1538#define CHV_FUSE_GT			(VLV_DISPLAY_BASE + 0x2168)
1539#define   CHV_FGT_DISABLE_SS0		(1 << 10)
1540#define   CHV_FGT_DISABLE_SS1		(1 << 11)
1541#define   CHV_FGT_EU_DIS_SS0_R0_SHIFT	16
1542#define   CHV_FGT_EU_DIS_SS0_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1543#define   CHV_FGT_EU_DIS_SS0_R1_SHIFT	20
1544#define   CHV_FGT_EU_DIS_SS0_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1545#define   CHV_FGT_EU_DIS_SS1_R0_SHIFT	24
1546#define   CHV_FGT_EU_DIS_SS1_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1547#define   CHV_FGT_EU_DIS_SS1_R1_SHIFT	28
1548#define   CHV_FGT_EU_DIS_SS1_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1549
1550#define GEN8_FUSE2			0x9120
1551#define   GEN8_F2_S_ENA_SHIFT		25
1552#define   GEN8_F2_S_ENA_MASK		(0x7 << GEN8_F2_S_ENA_SHIFT)
1553
1554#define   GEN9_F2_SS_DIS_SHIFT		20
1555#define   GEN9_F2_SS_DIS_MASK		(0xf << GEN9_F2_SS_DIS_SHIFT)
1556
1557#define GEN8_EU_DISABLE0		0x9134
1558#define GEN8_EU_DISABLE1		0x9138
1559#define GEN8_EU_DISABLE2		0x913c
1560
1561#define GEN6_BSD_SLEEP_PSMI_CONTROL	0x12050
1562#define   GEN6_BSD_SLEEP_MSG_DISABLE	(1 << 0)
1563#define   GEN6_BSD_SLEEP_FLUSH_DISABLE	(1 << 2)
1564#define   GEN6_BSD_SLEEP_INDICATOR	(1 << 3)
1565#define   GEN6_BSD_GO_INDICATOR		(1 << 4)
1566
1567/* On modern GEN architectures interrupt control consists of two sets
1568 * of registers. The first set pertains to the ring generating the
1569 * interrupt. The second control is for the functional block generating the
1570 * interrupt. These are PM, GT, DE, etc.
1571 *
1572 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1573 * GT interrupt bits, so we don't need to duplicate the defines.
1574 *
1575 * These defines should cover us well from SNB->HSW with minor exceptions
1576 * it can also work on ILK.
1577 */
1578#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT		(1 << 26)
1579#define GT_BLT_CS_ERROR_INTERRUPT		(1 << 25)
1580#define GT_BLT_USER_INTERRUPT			(1 << 22)
1581#define GT_BSD_CS_ERROR_INTERRUPT		(1 << 15)
1582#define GT_BSD_USER_INTERRUPT			(1 << 12)
1583#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1	(1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
1584#define GT_CONTEXT_SWITCH_INTERRUPT		(1 <<  8)
1585#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT	(1 <<  5) /* !snb */
1586#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT	(1 <<  4)
1587#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT	(1 <<  3)
1588#define GT_RENDER_SYNC_STATUS_INTERRUPT		(1 <<  2)
1589#define GT_RENDER_DEBUG_INTERRUPT		(1 <<  1)
1590#define GT_RENDER_USER_INTERRUPT		(1 <<  0)
1591
1592#define PM_VEBOX_CS_ERROR_INTERRUPT		(1 << 12) /* hsw+ */
1593#define PM_VEBOX_USER_INTERRUPT			(1 << 10) /* hsw+ */
1594
1595#define GT_PARITY_ERROR(dev) \
1596	(GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
1597	 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
1598
1599/* These are all the "old" interrupts */
1600#define ILK_BSD_USER_INTERRUPT				(1<<5)
1601
1602#define I915_PM_INTERRUPT				(1<<31)
1603#define I915_ISP_INTERRUPT				(1<<22)
1604#define I915_LPE_PIPE_B_INTERRUPT			(1<<21)
1605#define I915_LPE_PIPE_A_INTERRUPT			(1<<20)
1606#define I915_MIPIC_INTERRUPT				(1<<19)
1607#define I915_MIPIA_INTERRUPT				(1<<18)
1608#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT		(1<<18)
1609#define I915_DISPLAY_PORT_INTERRUPT			(1<<17)
1610#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT		(1<<16)
1611#define I915_MASTER_ERROR_INTERRUPT			(1<<15)
1612#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT	(1<<15)
1613#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT		(1<<14)
1614#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT	(1<<14) /* p-state */
1615#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT		(1<<13)
1616#define I915_HWB_OOM_INTERRUPT				(1<<13)
1617#define I915_LPE_PIPE_C_INTERRUPT			(1<<12)
1618#define I915_SYNC_STATUS_INTERRUPT			(1<<12)
1619#define I915_MISC_INTERRUPT				(1<<11)
1620#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT	(1<<11)
1621#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT		(1<<10)
1622#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT	(1<<10)
1623#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT		(1<<9)
1624#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT	(1<<9)
1625#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT		(1<<8)
1626#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT	(1<<8)
1627#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT		(1<<7)
1628#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT		(1<<6)
1629#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT		(1<<5)
1630#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT		(1<<4)
1631#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT		(1<<3)
1632#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT		(1<<2)
1633#define I915_DEBUG_INTERRUPT				(1<<2)
1634#define I915_WINVALID_INTERRUPT				(1<<1)
1635#define I915_USER_INTERRUPT				(1<<1)
1636#define I915_ASLE_INTERRUPT				(1<<0)
1637#define I915_BSD_USER_INTERRUPT				(1<<25)
1638
1639#define GEN6_BSD_RNCID			0x12198
1640
1641#define GEN7_FF_THREAD_MODE		0x20a0
1642#define   GEN7_FF_SCHED_MASK		0x0077070
1643#define   GEN8_FF_DS_REF_CNT_FFME	(1 << 19)
1644#define   GEN7_FF_TS_SCHED_HS1		(0x5<<16)
1645#define   GEN7_FF_TS_SCHED_HS0		(0x3<<16)
1646#define   GEN7_FF_TS_SCHED_LOAD_BALANCE	(0x1<<16)
1647#define   GEN7_FF_TS_SCHED_HW		(0x0<<16) /* Default */
1648#define   GEN7_FF_VS_REF_CNT_FFME	(1 << 15)
1649#define   GEN7_FF_VS_SCHED_HS1		(0x5<<12)
1650#define   GEN7_FF_VS_SCHED_HS0		(0x3<<12)
1651#define   GEN7_FF_VS_SCHED_LOAD_BALANCE	(0x1<<12) /* Default */
1652#define   GEN7_FF_VS_SCHED_HW		(0x0<<12)
1653#define   GEN7_FF_DS_SCHED_HS1		(0x5<<4)
1654#define   GEN7_FF_DS_SCHED_HS0		(0x3<<4)
1655#define   GEN7_FF_DS_SCHED_LOAD_BALANCE	(0x1<<4)  /* Default */
1656#define   GEN7_FF_DS_SCHED_HW		(0x0<<4)
1657
1658/*
1659 * Framebuffer compression (915+ only)
1660 */
1661
1662#define FBC_CFB_BASE		0x03200 /* 4k page aligned */
1663#define FBC_LL_BASE		0x03204 /* 4k page aligned */
1664#define FBC_CONTROL		0x03208
1665#define   FBC_CTL_EN		(1<<31)
1666#define   FBC_CTL_PERIODIC	(1<<30)
1667#define   FBC_CTL_INTERVAL_SHIFT (16)
1668#define   FBC_CTL_UNCOMPRESSIBLE (1<<14)
1669#define   FBC_CTL_C3_IDLE	(1<<13)
1670#define   FBC_CTL_STRIDE_SHIFT	(5)
1671#define   FBC_CTL_FENCENO_SHIFT	(0)
1672#define FBC_COMMAND		0x0320c
1673#define   FBC_CMD_COMPRESS	(1<<0)
1674#define FBC_STATUS		0x03210
1675#define   FBC_STAT_COMPRESSING	(1<<31)
1676#define   FBC_STAT_COMPRESSED	(1<<30)
1677#define   FBC_STAT_MODIFIED	(1<<29)
1678#define   FBC_STAT_CURRENT_LINE_SHIFT	(0)
1679#define FBC_CONTROL2		0x03214
1680#define   FBC_CTL_FENCE_DBL	(0<<4)
1681#define   FBC_CTL_IDLE_IMM	(0<<2)
1682#define   FBC_CTL_IDLE_FULL	(1<<2)
1683#define   FBC_CTL_IDLE_LINE	(2<<2)
1684#define   FBC_CTL_IDLE_DEBUG	(3<<2)
1685#define   FBC_CTL_CPU_FENCE	(1<<1)
1686#define   FBC_CTL_PLANE(plane)	((plane)<<0)
1687#define FBC_FENCE_OFF		0x03218 /* BSpec typo has 321Bh */
1688#define FBC_TAG			0x03300
1689
1690#define FBC_LL_SIZE		(1536)
1691
1692/* Framebuffer compression for GM45+ */
1693#define DPFC_CB_BASE		0x3200
1694#define DPFC_CONTROL		0x3208
1695#define   DPFC_CTL_EN		(1<<31)
1696#define   DPFC_CTL_PLANE(plane)	((plane)<<30)
1697#define   IVB_DPFC_CTL_PLANE(plane)	((plane)<<29)
1698#define   DPFC_CTL_FENCE_EN	(1<<29)
1699#define   IVB_DPFC_CTL_FENCE_EN	(1<<28)
1700#define   DPFC_CTL_PERSISTENT_MODE	(1<<25)
1701#define   DPFC_SR_EN		(1<<10)
1702#define   DPFC_CTL_LIMIT_1X	(0<<6)
1703#define   DPFC_CTL_LIMIT_2X	(1<<6)
1704#define   DPFC_CTL_LIMIT_4X	(2<<6)
1705#define DPFC_RECOMP_CTL		0x320c
1706#define   DPFC_RECOMP_STALL_EN	(1<<27)
1707#define   DPFC_RECOMP_STALL_WM_SHIFT (16)
1708#define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1709#define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1710#define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1711#define DPFC_STATUS		0x3210
1712#define   DPFC_INVAL_SEG_SHIFT  (16)
1713#define   DPFC_INVAL_SEG_MASK	(0x07ff0000)
1714#define   DPFC_COMP_SEG_SHIFT	(0)
1715#define   DPFC_COMP_SEG_MASK	(0x000003ff)
1716#define DPFC_STATUS2		0x3214
1717#define DPFC_FENCE_YOFF		0x3218
1718#define DPFC_CHICKEN		0x3224
1719#define   DPFC_HT_MODIFY	(1<<31)
1720
1721/* Framebuffer compression for Ironlake */
1722#define ILK_DPFC_CB_BASE	0x43200
1723#define ILK_DPFC_CONTROL	0x43208
1724#define   FBC_CTL_FALSE_COLOR	(1<<10)
1725/* The bit 28-8 is reserved */
1726#define   DPFC_RESERVED		(0x1FFFFF00)
1727#define ILK_DPFC_RECOMP_CTL	0x4320c
1728#define ILK_DPFC_STATUS		0x43210
1729#define ILK_DPFC_FENCE_YOFF	0x43218
1730#define ILK_DPFC_CHICKEN	0x43224
1731#define ILK_FBC_RT_BASE		0x2128
1732#define   ILK_FBC_RT_VALID	(1<<0)
1733#define   SNB_FBC_FRONT_BUFFER	(1<<1)
1734
1735#define ILK_DISPLAY_CHICKEN1	0x42000
1736#define   ILK_FBCQ_DIS		(1<<22)
1737#define	  ILK_PABSTRETCH_DIS	(1<<21)
1738
1739
1740/*
1741 * Framebuffer compression for Sandybridge
1742 *
1743 * The following two registers are of type GTTMMADR
1744 */
1745#define SNB_DPFC_CTL_SA		0x100100
1746#define   SNB_CPU_FENCE_ENABLE	(1<<29)
1747#define DPFC_CPU_FENCE_OFFSET	0x100104
1748
1749/* Framebuffer compression for Ivybridge */
1750#define IVB_FBC_RT_BASE			0x7020
1751
1752#define IPS_CTL		0x43408
1753#define   IPS_ENABLE	(1 << 31)
1754
1755#define MSG_FBC_REND_STATE	0x50380
1756#define   FBC_REND_NUKE		(1<<2)
1757#define   FBC_REND_CACHE_CLEAN	(1<<1)
1758
1759/*
1760 * GPIO regs
1761 */
1762#define GPIOA			0x5010
1763#define GPIOB			0x5014
1764#define GPIOC			0x5018
1765#define GPIOD			0x501c
1766#define GPIOE			0x5020
1767#define GPIOF			0x5024
1768#define GPIOG			0x5028
1769#define GPIOH			0x502c
1770# define GPIO_CLOCK_DIR_MASK		(1 << 0)
1771# define GPIO_CLOCK_DIR_IN		(0 << 1)
1772# define GPIO_CLOCK_DIR_OUT		(1 << 1)
1773# define GPIO_CLOCK_VAL_MASK		(1 << 2)
1774# define GPIO_CLOCK_VAL_OUT		(1 << 3)
1775# define GPIO_CLOCK_VAL_IN		(1 << 4)
1776# define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
1777# define GPIO_DATA_DIR_MASK		(1 << 8)
1778# define GPIO_DATA_DIR_IN		(0 << 9)
1779# define GPIO_DATA_DIR_OUT		(1 << 9)
1780# define GPIO_DATA_VAL_MASK		(1 << 10)
1781# define GPIO_DATA_VAL_OUT		(1 << 11)
1782# define GPIO_DATA_VAL_IN		(1 << 12)
1783# define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
1784
1785#define GMBUS0			0x5100 /* clock/port select */
1786#define   GMBUS_RATE_100KHZ	(0<<8)
1787#define   GMBUS_RATE_50KHZ	(1<<8)
1788#define   GMBUS_RATE_400KHZ	(2<<8) /* reserved on Pineview */
1789#define   GMBUS_RATE_1MHZ	(3<<8) /* reserved on Pineview */
1790#define   GMBUS_HOLD_EXT	(1<<7) /* 300ns hold time, rsvd on Pineview */
1791#define   GMBUS_PORT_DISABLED	0
1792#define   GMBUS_PORT_SSC	1
1793#define   GMBUS_PORT_VGADDC	2
1794#define   GMBUS_PORT_PANEL	3
1795#define   GMBUS_PORT_DPD_CHV	3 /* HDMID_CHV */
1796#define   GMBUS_PORT_DPC	4 /* HDMIC */
1797#define   GMBUS_PORT_DPB	5 /* SDVO, HDMIB */
1798#define   GMBUS_PORT_DPD	6 /* HDMID */
1799#define   GMBUS_PORT_RESERVED	7 /* 7 reserved */
1800#define   GMBUS_NUM_PORTS	(GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
1801#define GMBUS1			0x5104 /* command/status */
1802#define   GMBUS_SW_CLR_INT	(1<<31)
1803#define   GMBUS_SW_RDY		(1<<30)
1804#define   GMBUS_ENT		(1<<29) /* enable timeout */
1805#define   GMBUS_CYCLE_NONE	(0<<25)
1806#define   GMBUS_CYCLE_WAIT	(1<<25)
1807#define   GMBUS_CYCLE_INDEX	(2<<25)
1808#define   GMBUS_CYCLE_STOP	(4<<25)
1809#define   GMBUS_BYTE_COUNT_SHIFT 16
1810#define   GMBUS_BYTE_COUNT_MAX   256U
1811#define   GMBUS_SLAVE_INDEX_SHIFT 8
1812#define   GMBUS_SLAVE_ADDR_SHIFT 1
1813#define   GMBUS_SLAVE_READ	(1<<0)
1814#define   GMBUS_SLAVE_WRITE	(0<<0)
1815#define GMBUS2			0x5108 /* status */
1816#define   GMBUS_INUSE		(1<<15)
1817#define   GMBUS_HW_WAIT_PHASE	(1<<14)
1818#define   GMBUS_STALL_TIMEOUT	(1<<13)
1819#define   GMBUS_INT		(1<<12)
1820#define   GMBUS_HW_RDY		(1<<11)
1821#define   GMBUS_SATOER		(1<<10)
1822#define   GMBUS_ACTIVE		(1<<9)
1823#define GMBUS3			0x510c /* data buffer bytes 3-0 */
1824#define GMBUS4			0x5110 /* interrupt mask (Pineview+) */
1825#define   GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1826#define   GMBUS_NAK_EN		(1<<3)
1827#define   GMBUS_IDLE_EN		(1<<2)
1828#define   GMBUS_HW_WAIT_EN	(1<<1)
1829#define   GMBUS_HW_RDY_EN	(1<<0)
1830#define GMBUS5			0x5120 /* byte index */
1831#define   GMBUS_2BYTE_INDEX_EN	(1<<31)
1832
1833/*
1834 * Clock control & power management
1835 */
1836#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1837#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1838#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1839#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
1840
1841#define VGA0	0x6000
1842#define VGA1	0x6004
1843#define VGA_PD	0x6010
1844#define   VGA0_PD_P2_DIV_4	(1 << 7)
1845#define   VGA0_PD_P1_DIV_2	(1 << 5)
1846#define   VGA0_PD_P1_SHIFT	0
1847#define   VGA0_PD_P1_MASK	(0x1f << 0)
1848#define   VGA1_PD_P2_DIV_4	(1 << 15)
1849#define   VGA1_PD_P1_DIV_2	(1 << 13)
1850#define   VGA1_PD_P1_SHIFT	8
1851#define   VGA1_PD_P1_MASK	(0x1f << 8)
1852#define   DPLL_VCO_ENABLE		(1 << 31)
1853#define   DPLL_SDVO_HIGH_SPEED		(1 << 30)
1854#define   DPLL_DVO_2X_MODE		(1 << 30)
1855#define   DPLL_EXT_BUFFER_ENABLE_VLV	(1 << 30)
1856#define   DPLL_SYNCLOCK_ENABLE		(1 << 29)
1857#define   DPLL_REFA_CLK_ENABLE_VLV	(1 << 29)
1858#define   DPLL_VGA_MODE_DIS		(1 << 28)
1859#define   DPLLB_MODE_DAC_SERIAL		(1 << 26) /* i915 */
1860#define   DPLLB_MODE_LVDS		(2 << 26) /* i915 */
1861#define   DPLL_MODE_MASK		(3 << 26)
1862#define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1863#define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1864#define   DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24) /* i915 */
1865#define   DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24) /* i915 */
1866#define   DPLL_P2_CLOCK_DIV_MASK	0x03000000 /* i915 */
1867#define   DPLL_FPA01_P1_POST_DIV_MASK	0x00ff0000 /* i915 */
1868#define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW	0x00ff8000 /* Pineview */
1869#define   DPLL_LOCK_VLV			(1<<15)
1870#define   DPLL_INTEGRATED_CRI_CLK_VLV	(1<<14)
1871#define   DPLL_INTEGRATED_CLOCK_VLV	(1<<13)
1872#define   DPLL_SSC_REF_CLOCK_CHV	(1<<13)
1873#define   DPLL_PORTC_READY_MASK		(0xf << 4)
1874#define   DPLL_PORTB_READY_MASK		(0xf)
1875
1876#define   DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
1877
1878/* Additional CHV pll/phy registers */
1879#define DPIO_PHY_STATUS			(VLV_DISPLAY_BASE + 0x6240)
1880#define   DPLL_PORTD_READY_MASK		(0xf)
1881#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1882#define   PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
1883#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1884#define   PHY_POWERGOOD(phy)	(((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
1885
1886/*
1887 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1888 * this field (only one bit may be set).
1889 */
1890#define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
1891#define   DPLL_FPA01_P1_POST_DIV_SHIFT	16
1892#define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
1893/* i830, required in DVO non-gang */
1894#define   PLL_P2_DIVIDE_BY_4		(1 << 23)
1895#define   PLL_P1_DIVIDE_BY_TWO		(1 << 21) /* i830 */
1896#define   PLL_REF_INPUT_DREFCLK		(0 << 13)
1897#define   PLL_REF_INPUT_TVCLKINA	(1 << 13) /* i830 */
1898#define   PLL_REF_INPUT_TVCLKINBC	(2 << 13) /* SDVO TVCLKIN */
1899#define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1900#define   PLL_REF_INPUT_MASK		(3 << 13)
1901#define   PLL_LOAD_PULSE_PHASE_SHIFT		9
1902/* Ironlake */
1903# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
1904# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
1905# define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x)-1) << 9)
1906# define DPLL_FPA1_P1_POST_DIV_SHIFT            0
1907# define DPLL_FPA1_P1_POST_DIV_MASK             0xff
1908
1909/*
1910 * Parallel to Serial Load Pulse phase selection.
1911 * Selects the phase for the 10X DPLL clock for the PCIe
1912 * digital display port. The range is 4 to 13; 10 or more
1913 * is just a flip delay. The default is 6
1914 */
1915#define   PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1916#define   DISPLAY_RATE_SELECT_FPA1		(1 << 8)
1917/*
1918 * SDVO multiplier for 945G/GM. Not used on 965.
1919 */
1920#define   SDVO_MULTIPLIER_MASK			0x000000ff
1921#define   SDVO_MULTIPLIER_SHIFT_HIRES		4
1922#define   SDVO_MULTIPLIER_SHIFT_VGA		0
1923
1924#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1925#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1926#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1927#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
1928
1929/*
1930 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1931 *
1932 * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
1933 */
1934#define   DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
1935#define   DPLL_MD_UDI_DIVIDER_SHIFT		24
1936/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1937#define   DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
1938#define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
1939/*
1940 * SDVO/UDI pixel multiplier.
1941 *
1942 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1943 * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
1944 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1945 * dummy bytes in the datastream at an increased clock rate, with both sides of
1946 * the link knowing how many bytes are fill.
1947 *
1948 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1949 * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
1950 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1951 * through an SDVO command.
1952 *
1953 * This register field has values of multiplication factor minus 1, with
1954 * a maximum multiplier of 5 for SDVO.
1955 */
1956#define   DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
1957#define   DPLL_MD_UDI_MULTIPLIER_SHIFT		8
1958/*
1959 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1960 * This best be set to the default value (3) or the CRT won't work. No,
1961 * I don't entirely understand what this does...
1962 */
1963#define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
1964#define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
1965
1966#define _FPA0	0x06040
1967#define _FPA1	0x06044
1968#define _FPB0	0x06048
1969#define _FPB1	0x0604c
1970#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1971#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1972#define   FP_N_DIV_MASK		0x003f0000
1973#define   FP_N_PINEVIEW_DIV_MASK	0x00ff0000
1974#define   FP_N_DIV_SHIFT		16
1975#define   FP_M1_DIV_MASK	0x00003f00
1976#define   FP_M1_DIV_SHIFT		 8
1977#define   FP_M2_DIV_MASK	0x0000003f
1978#define   FP_M2_PINEVIEW_DIV_MASK	0x000000ff
1979#define   FP_M2_DIV_SHIFT		 0
1980#define DPLL_TEST	0x606c
1981#define   DPLLB_TEST_SDVO_DIV_1		(0 << 22)
1982#define   DPLLB_TEST_SDVO_DIV_2		(1 << 22)
1983#define   DPLLB_TEST_SDVO_DIV_4		(2 << 22)
1984#define   DPLLB_TEST_SDVO_DIV_MASK	(3 << 22)
1985#define   DPLLB_TEST_N_BYPASS		(1 << 19)
1986#define   DPLLB_TEST_M_BYPASS		(1 << 18)
1987#define   DPLLB_INPUT_BUFFER_ENABLE	(1 << 16)
1988#define   DPLLA_TEST_N_BYPASS		(1 << 3)
1989#define   DPLLA_TEST_M_BYPASS		(1 << 2)
1990#define   DPLLA_INPUT_BUFFER_ENABLE	(1 << 0)
1991#define D_STATE		0x6104
1992#define  DSTATE_GFX_RESET_I830			(1<<6)
1993#define  DSTATE_PLL_D3_OFF			(1<<3)
1994#define  DSTATE_GFX_CLOCK_GATING		(1<<1)
1995#define  DSTATE_DOT_CLOCK_GATING		(1<<0)
1996#define DSPCLK_GATE_D	(dev_priv->info.display_mmio_offset + 0x6200)
1997# define DPUNIT_B_CLOCK_GATE_DISABLE		(1 << 30) /* 965 */
1998# define VSUNIT_CLOCK_GATE_DISABLE		(1 << 29) /* 965 */
1999# define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* 965 */
2000# define VRDUNIT_CLOCK_GATE_DISABLE		(1 << 27) /* 965 */
2001# define AUDUNIT_CLOCK_GATE_DISABLE		(1 << 26) /* 965 */
2002# define DPUNIT_A_CLOCK_GATE_DISABLE		(1 << 25) /* 965 */
2003# define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24) /* 965 */
2004# define TVRUNIT_CLOCK_GATE_DISABLE		(1 << 23) /* 915-945 */
2005# define TVCUNIT_CLOCK_GATE_DISABLE		(1 << 22) /* 915-945 */
2006# define TVFUNIT_CLOCK_GATE_DISABLE		(1 << 21) /* 915-945 */
2007# define TVEUNIT_CLOCK_GATE_DISABLE		(1 << 20) /* 915-945 */
2008# define DVSUNIT_CLOCK_GATE_DISABLE		(1 << 19) /* 915-945 */
2009# define DSSUNIT_CLOCK_GATE_DISABLE		(1 << 18) /* 915-945 */
2010# define DDBUNIT_CLOCK_GATE_DISABLE		(1 << 17) /* 915-945 */
2011# define DPRUNIT_CLOCK_GATE_DISABLE		(1 << 16) /* 915-945 */
2012# define DPFUNIT_CLOCK_GATE_DISABLE		(1 << 15) /* 915-945 */
2013# define DPBMUNIT_CLOCK_GATE_DISABLE		(1 << 14) /* 915-945 */
2014# define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13) /* 915-945 */
2015# define DPLUNIT_CLOCK_GATE_DISABLE		(1 << 12) /* 915-945 */
2016# define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
2017# define DPBUNIT_CLOCK_GATE_DISABLE		(1 << 10)
2018# define DCUNIT_CLOCK_GATE_DISABLE		(1 << 9)
2019# define DPUNIT_CLOCK_GATE_DISABLE		(1 << 8)
2020# define VRUNIT_CLOCK_GATE_DISABLE		(1 << 7) /* 915+: reserved */
2021# define OVHUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 830-865 */
2022# define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 915-945 */
2023# define OVFUNIT_CLOCK_GATE_DISABLE		(1 << 5)
2024# define OVBUNIT_CLOCK_GATE_DISABLE		(1 << 4)
2025/*
2026 * This bit must be set on the 830 to prevent hangs when turning off the
2027 * overlay scaler.
2028 */
2029# define OVRUNIT_CLOCK_GATE_DISABLE		(1 << 3)
2030# define OVCUNIT_CLOCK_GATE_DISABLE		(1 << 2)
2031# define OVUUNIT_CLOCK_GATE_DISABLE		(1 << 1)
2032# define ZVUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 830 */
2033# define OVLUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 845,865 */
2034
2035#define RENCLK_GATE_D1		0x6204
2036# define BLITTER_CLOCK_GATE_DISABLE		(1 << 13) /* 945GM only */
2037# define MPEG_CLOCK_GATE_DISABLE		(1 << 12) /* 945GM only */
2038# define PC_FE_CLOCK_GATE_DISABLE		(1 << 11)
2039# define PC_BE_CLOCK_GATE_DISABLE		(1 << 10)
2040# define WINDOWER_CLOCK_GATE_DISABLE		(1 << 9)
2041# define INTERPOLATOR_CLOCK_GATE_DISABLE	(1 << 8)
2042# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE	(1 << 7)
2043# define MOTION_COMP_CLOCK_GATE_DISABLE		(1 << 6)
2044# define MAG_CLOCK_GATE_DISABLE			(1 << 5)
2045/* This bit must be unset on 855,865 */
2046# define MECI_CLOCK_GATE_DISABLE		(1 << 4)
2047# define DCMP_CLOCK_GATE_DISABLE		(1 << 3)
2048# define MEC_CLOCK_GATE_DISABLE			(1 << 2)
2049# define MECO_CLOCK_GATE_DISABLE		(1 << 1)
2050/* This bit must be set on 855,865. */
2051# define SV_CLOCK_GATE_DISABLE			(1 << 0)
2052# define I915_MPEG_CLOCK_GATE_DISABLE		(1 << 16)
2053# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE	(1 << 15)
2054# define I915_MOTION_COMP_CLOCK_GATE_DISABLE	(1 << 14)
2055# define I915_BD_BF_CLOCK_GATE_DISABLE		(1 << 13)
2056# define I915_SF_SE_CLOCK_GATE_DISABLE		(1 << 12)
2057# define I915_WM_CLOCK_GATE_DISABLE		(1 << 11)
2058# define I915_IZ_CLOCK_GATE_DISABLE		(1 << 10)
2059# define I915_PI_CLOCK_GATE_DISABLE		(1 << 9)
2060# define I915_DI_CLOCK_GATE_DISABLE		(1 << 8)
2061# define I915_SH_SV_CLOCK_GATE_DISABLE		(1 << 7)
2062# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE	(1 << 6)
2063# define I915_SC_CLOCK_GATE_DISABLE		(1 << 5)
2064# define I915_FL_CLOCK_GATE_DISABLE		(1 << 4)
2065# define I915_DM_CLOCK_GATE_DISABLE		(1 << 3)
2066# define I915_PS_CLOCK_GATE_DISABLE		(1 << 2)
2067# define I915_CC_CLOCK_GATE_DISABLE		(1 << 1)
2068# define I915_BY_CLOCK_GATE_DISABLE		(1 << 0)
2069
2070# define I965_RCZ_CLOCK_GATE_DISABLE		(1 << 30)
2071/* This bit must always be set on 965G/965GM */
2072# define I965_RCC_CLOCK_GATE_DISABLE		(1 << 29)
2073# define I965_RCPB_CLOCK_GATE_DISABLE		(1 << 28)
2074# define I965_DAP_CLOCK_GATE_DISABLE		(1 << 27)
2075# define I965_ROC_CLOCK_GATE_DISABLE		(1 << 26)
2076# define I965_GW_CLOCK_GATE_DISABLE		(1 << 25)
2077# define I965_TD_CLOCK_GATE_DISABLE		(1 << 24)
2078/* This bit must always be set on 965G */
2079# define I965_ISC_CLOCK_GATE_DISABLE		(1 << 23)
2080# define I965_IC_CLOCK_GATE_DISABLE		(1 << 22)
2081# define I965_EU_CLOCK_GATE_DISABLE		(1 << 21)
2082# define I965_IF_CLOCK_GATE_DISABLE		(1 << 20)
2083# define I965_TC_CLOCK_GATE_DISABLE		(1 << 19)
2084# define I965_SO_CLOCK_GATE_DISABLE		(1 << 17)
2085# define I965_FBC_CLOCK_GATE_DISABLE		(1 << 16)
2086# define I965_MARI_CLOCK_GATE_DISABLE		(1 << 15)
2087# define I965_MASF_CLOCK_GATE_DISABLE		(1 << 14)
2088# define I965_MAWB_CLOCK_GATE_DISABLE		(1 << 13)
2089# define I965_EM_CLOCK_GATE_DISABLE		(1 << 12)
2090# define I965_UC_CLOCK_GATE_DISABLE		(1 << 11)
2091# define I965_SI_CLOCK_GATE_DISABLE		(1 << 6)
2092# define I965_MT_CLOCK_GATE_DISABLE		(1 << 5)
2093# define I965_PL_CLOCK_GATE_DISABLE		(1 << 4)
2094# define I965_DG_CLOCK_GATE_DISABLE		(1 << 3)
2095# define I965_QC_CLOCK_GATE_DISABLE		(1 << 2)
2096# define I965_FT_CLOCK_GATE_DISABLE		(1 << 1)
2097# define I965_DM_CLOCK_GATE_DISABLE		(1 << 0)
2098
2099#define RENCLK_GATE_D2		0x6208
2100#define VF_UNIT_CLOCK_GATE_DISABLE		(1 << 9)
2101#define GS_UNIT_CLOCK_GATE_DISABLE		(1 << 7)
2102#define CL_UNIT_CLOCK_GATE_DISABLE		(1 << 6)
2103
2104#define VDECCLK_GATE_D		0x620C		/* g4x only */
2105#define  VCP_UNIT_CLOCK_GATE_DISABLE		(1 << 4)
2106
2107#define RAMCLK_GATE_D		0x6210		/* CRL only */
2108#define DEUC			0x6214          /* CRL only */
2109
2110#define FW_BLC_SELF_VLV		(VLV_DISPLAY_BASE + 0x6500)
2111#define  FW_CSPWRDWNEN		(1<<15)
2112
2113#define MI_ARB_VLV		(VLV_DISPLAY_BASE + 0x6504)
2114
2115#define CZCLK_CDCLK_FREQ_RATIO	(VLV_DISPLAY_BASE + 0x6508)
2116#define   CDCLK_FREQ_SHIFT	4
2117#define   CDCLK_FREQ_MASK	(0x1f << CDCLK_FREQ_SHIFT)
2118#define   CZCLK_FREQ_MASK	0xf
2119
2120#define GCI_CONTROL		(VLV_DISPLAY_BASE + 0x650C)
2121#define   PFI_CREDIT_63		(9 << 28)		/* chv only */
2122#define   PFI_CREDIT_31		(8 << 28)		/* chv only */
2123#define   PFI_CREDIT(x)		(((x) - 8) << 28)	/* 8-15 */
2124#define   PFI_CREDIT_RESEND	(1 << 27)
2125#define   VGA_FAST_MODE_DISABLE	(1 << 14)
2126
2127#define GMBUSFREQ_VLV		(VLV_DISPLAY_BASE + 0x6510)
2128
2129/*
2130 * Palette regs
2131 */
2132#define PALETTE_A_OFFSET 0xa000
2133#define PALETTE_B_OFFSET 0xa800
2134#define CHV_PALETTE_C_OFFSET 0xc000
2135#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2136		       dev_priv->info.display_mmio_offset)
2137
2138/* MCH MMIO space */
2139
2140/*
2141 * MCHBAR mirror.
2142 *
2143 * This mirrors the MCHBAR MMIO space whose location is determined by
2144 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2145 * every way.  It is not accessible from the CP register read instructions.
2146 *
2147 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2148 * just read.
2149 */
2150#define MCHBAR_MIRROR_BASE	0x10000
2151
2152#define MCHBAR_MIRROR_BASE_SNB	0x140000
2153
2154/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
2155#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
2156
2157/* 915-945 and GM965 MCH register controlling DRAM channel access */
2158#define DCC			0x10200
2159#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL		(0 << 0)
2160#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC	(1 << 0)
2161#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED	(2 << 0)
2162#define DCC_ADDRESSING_MODE_MASK			(3 << 0)
2163#define DCC_CHANNEL_XOR_DISABLE				(1 << 10)
2164#define DCC_CHANNEL_XOR_BIT_17				(1 << 9)
2165#define DCC2			0x10204
2166#define DCC2_MODIFIED_ENHANCED_DISABLE			(1 << 20)
2167
2168/* Pineview MCH register contains DDR3 setting */
2169#define CSHRDDR3CTL            0x101a8
2170#define CSHRDDR3CTL_DDR3       (1 << 2)
2171
2172/* 965 MCH register controlling DRAM channel configuration */
2173#define C0DRB3			0x10206
2174#define C1DRB3			0x10606
2175
2176/* snb MCH registers for reading the DRAM channel configuration */
2177#define MAD_DIMM_C0			(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2178#define MAD_DIMM_C1			(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2179#define MAD_DIMM_C2			(MCHBAR_MIRROR_BASE_SNB + 0x500C)
2180#define   MAD_DIMM_ECC_MASK		(0x3 << 24)
2181#define   MAD_DIMM_ECC_OFF		(0x0 << 24)
2182#define   MAD_DIMM_ECC_IO_ON_LOGIC_OFF	(0x1 << 24)
2183#define   MAD_DIMM_ECC_IO_OFF_LOGIC_ON	(0x2 << 24)
2184#define   MAD_DIMM_ECC_ON		(0x3 << 24)
2185#define   MAD_DIMM_ENH_INTERLEAVE	(0x1 << 22)
2186#define   MAD_DIMM_RANK_INTERLEAVE	(0x1 << 21)
2187#define   MAD_DIMM_B_WIDTH_X16		(0x1 << 20) /* X8 chips if unset */
2188#define   MAD_DIMM_A_WIDTH_X16		(0x1 << 19) /* X8 chips if unset */
2189#define   MAD_DIMM_B_DUAL_RANK		(0x1 << 18)
2190#define   MAD_DIMM_A_DUAL_RANK		(0x1 << 17)
2191#define   MAD_DIMM_A_SELECT		(0x1 << 16)
2192/* DIMM sizes are in multiples of 256mb. */
2193#define   MAD_DIMM_B_SIZE_SHIFT		8
2194#define   MAD_DIMM_B_SIZE_MASK		(0xff << MAD_DIMM_B_SIZE_SHIFT)
2195#define   MAD_DIMM_A_SIZE_SHIFT		0
2196#define   MAD_DIMM_A_SIZE_MASK		(0xff << MAD_DIMM_A_SIZE_SHIFT)
2197
2198/* snb MCH registers for priority tuning */
2199#define MCH_SSKPD			(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2200#define   MCH_SSKPD_WM0_MASK		0x3f
2201#define   MCH_SSKPD_WM0_VAL		0xc
2202
2203#define MCH_SECP_NRG_STTS		(MCHBAR_MIRROR_BASE_SNB + 0x592c)
2204
2205/* Clocking configuration register */
2206#define CLKCFG			0x10c00
2207#define CLKCFG_FSB_400					(5 << 0)	/* hrawclk 100 */
2208#define CLKCFG_FSB_533					(1 << 0)	/* hrawclk 133 */
2209#define CLKCFG_FSB_667					(3 << 0)	/* hrawclk 166 */
2210#define CLKCFG_FSB_800					(2 << 0)	/* hrawclk 200 */
2211#define CLKCFG_FSB_1067					(6 << 0)	/* hrawclk 266 */
2212#define CLKCFG_FSB_1333					(7 << 0)	/* hrawclk 333 */
2213/* Note, below two are guess */
2214#define CLKCFG_FSB_1600					(4 << 0)	/* hrawclk 400 */
2215#define CLKCFG_FSB_1600_ALT				(0 << 0)	/* hrawclk 400 */
2216#define CLKCFG_FSB_MASK					(7 << 0)
2217#define CLKCFG_MEM_533					(1 << 4)
2218#define CLKCFG_MEM_667					(2 << 4)
2219#define CLKCFG_MEM_800					(3 << 4)
2220#define CLKCFG_MEM_MASK					(7 << 4)
2221
2222#define TSC1			0x11001
2223#define   TSE			(1<<0)
2224#define TR1			0x11006
2225#define TSFS			0x11020
2226#define   TSFS_SLOPE_MASK	0x0000ff00
2227#define   TSFS_SLOPE_SHIFT	8
2228#define   TSFS_INTR_MASK	0x000000ff
2229
2230#define CRSTANDVID		0x11100
2231#define PXVFREQ_BASE		0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2232#define   PXVFREQ_PX_MASK	0x7f000000
2233#define   PXVFREQ_PX_SHIFT	24
2234#define VIDFREQ_BASE		0x11110
2235#define VIDFREQ1		0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2236#define VIDFREQ2		0x11114
2237#define VIDFREQ3		0x11118
2238#define VIDFREQ4		0x1111c
2239#define   VIDFREQ_P0_MASK	0x1f000000
2240#define   VIDFREQ_P0_SHIFT	24
2241#define   VIDFREQ_P0_CSCLK_MASK	0x00f00000
2242#define   VIDFREQ_P0_CSCLK_SHIFT 20
2243#define   VIDFREQ_P0_CRCLK_MASK	0x000f0000
2244#define   VIDFREQ_P0_CRCLK_SHIFT 16
2245#define   VIDFREQ_P1_MASK	0x00001f00
2246#define   VIDFREQ_P1_SHIFT	8
2247#define   VIDFREQ_P1_CSCLK_MASK	0x000000f0
2248#define   VIDFREQ_P1_CSCLK_SHIFT 4
2249#define   VIDFREQ_P1_CRCLK_MASK	0x0000000f
2250#define INTTOEXT_BASE_ILK	0x11300
2251#define INTTOEXT_BASE		0x11120 /* INTTOEXT1-8 (0x1113c) */
2252#define   INTTOEXT_MAP3_SHIFT	24
2253#define   INTTOEXT_MAP3_MASK	(0x1f << INTTOEXT_MAP3_SHIFT)
2254#define   INTTOEXT_MAP2_SHIFT	16
2255#define   INTTOEXT_MAP2_MASK	(0x1f << INTTOEXT_MAP2_SHIFT)
2256#define   INTTOEXT_MAP1_SHIFT	8
2257#define   INTTOEXT_MAP1_MASK	(0x1f << INTTOEXT_MAP1_SHIFT)
2258#define   INTTOEXT_MAP0_SHIFT	0
2259#define   INTTOEXT_MAP0_MASK	(0x1f << INTTOEXT_MAP0_SHIFT)
2260#define MEMSWCTL		0x11170 /* Ironlake only */
2261#define   MEMCTL_CMD_MASK	0xe000
2262#define   MEMCTL_CMD_SHIFT	13
2263#define   MEMCTL_CMD_RCLK_OFF	0
2264#define   MEMCTL_CMD_RCLK_ON	1
2265#define   MEMCTL_CMD_CHFREQ	2
2266#define   MEMCTL_CMD_CHVID	3
2267#define   MEMCTL_CMD_VMMOFF	4
2268#define   MEMCTL_CMD_VMMON	5
2269#define   MEMCTL_CMD_STS	(1<<12) /* write 1 triggers command, clears
2270					   when command complete */
2271#define   MEMCTL_FREQ_MASK	0x0f00 /* jitter, from 0-15 */
2272#define   MEMCTL_FREQ_SHIFT	8
2273#define   MEMCTL_SFCAVM		(1<<7)
2274#define   MEMCTL_TGT_VID_MASK	0x007f
2275#define MEMIHYST		0x1117c
2276#define MEMINTREN		0x11180 /* 16 bits */
2277#define   MEMINT_RSEXIT_EN	(1<<8)
2278#define   MEMINT_CX_SUPR_EN	(1<<7)
2279#define   MEMINT_CONT_BUSY_EN	(1<<6)
2280#define   MEMINT_AVG_BUSY_EN	(1<<5)
2281#define   MEMINT_EVAL_CHG_EN	(1<<4)
2282#define   MEMINT_MON_IDLE_EN	(1<<3)
2283#define   MEMINT_UP_EVAL_EN	(1<<2)
2284#define   MEMINT_DOWN_EVAL_EN	(1<<1)
2285#define   MEMINT_SW_CMD_EN	(1<<0)
2286#define MEMINTRSTR		0x11182 /* 16 bits */
2287#define   MEM_RSEXIT_MASK	0xc000
2288#define   MEM_RSEXIT_SHIFT	14
2289#define   MEM_CONT_BUSY_MASK	0x3000
2290#define   MEM_CONT_BUSY_SHIFT	12
2291#define   MEM_AVG_BUSY_MASK	0x0c00
2292#define   MEM_AVG_BUSY_SHIFT	10
2293#define   MEM_EVAL_CHG_MASK	0x0300
2294#define   MEM_EVAL_BUSY_SHIFT	8
2295#define   MEM_MON_IDLE_MASK	0x00c0
2296#define   MEM_MON_IDLE_SHIFT	6
2297#define   MEM_UP_EVAL_MASK	0x0030
2298#define   MEM_UP_EVAL_SHIFT	4
2299#define   MEM_DOWN_EVAL_MASK	0x000c
2300#define   MEM_DOWN_EVAL_SHIFT	2
2301#define   MEM_SW_CMD_MASK	0x0003
2302#define   MEM_INT_STEER_GFX	0
2303#define   MEM_INT_STEER_CMR	1
2304#define   MEM_INT_STEER_SMI	2
2305#define   MEM_INT_STEER_SCI	3
2306#define MEMINTRSTS		0x11184
2307#define   MEMINT_RSEXIT		(1<<7)
2308#define   MEMINT_CONT_BUSY	(1<<6)
2309#define   MEMINT_AVG_BUSY	(1<<5)
2310#define   MEMINT_EVAL_CHG	(1<<4)
2311#define   MEMINT_MON_IDLE	(1<<3)
2312#define   MEMINT_UP_EVAL	(1<<2)
2313#define   MEMINT_DOWN_EVAL	(1<<1)
2314#define   MEMINT_SW_CMD		(1<<0)
2315#define MEMMODECTL		0x11190
2316#define   MEMMODE_BOOST_EN	(1<<31)
2317#define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2318#define   MEMMODE_BOOST_FREQ_SHIFT 24
2319#define   MEMMODE_IDLE_MODE_MASK 0x00030000
2320#define   MEMMODE_IDLE_MODE_SHIFT 16
2321#define   MEMMODE_IDLE_MODE_EVAL 0
2322#define   MEMMODE_IDLE_MODE_CONT 1
2323#define   MEMMODE_HWIDLE_EN	(1<<15)
2324#define   MEMMODE_SWMODE_EN	(1<<14)
2325#define   MEMMODE_RCLK_GATE	(1<<13)
2326#define   MEMMODE_HW_UPDATE	(1<<12)
2327#define   MEMMODE_FSTART_MASK	0x00000f00 /* starting jitter, 0-15 */
2328#define   MEMMODE_FSTART_SHIFT	8
2329#define   MEMMODE_FMAX_MASK	0x000000f0 /* max jitter, 0-15 */
2330#define   MEMMODE_FMAX_SHIFT	4
2331#define   MEMMODE_FMIN_MASK	0x0000000f /* min jitter, 0-15 */
2332#define RCBMAXAVG		0x1119c
2333#define MEMSWCTL2		0x1119e /* Cantiga only */
2334#define   SWMEMCMD_RENDER_OFF	(0 << 13)
2335#define   SWMEMCMD_RENDER_ON	(1 << 13)
2336#define   SWMEMCMD_SWFREQ	(2 << 13)
2337#define   SWMEMCMD_TARVID	(3 << 13)
2338#define   SWMEMCMD_VRM_OFF	(4 << 13)
2339#define   SWMEMCMD_VRM_ON	(5 << 13)
2340#define   CMDSTS		(1<<12)
2341#define   SFCAVM		(1<<11)
2342#define   SWFREQ_MASK		0x0380 /* P0-7 */
2343#define   SWFREQ_SHIFT		7
2344#define   TARVID_MASK		0x001f
2345#define MEMSTAT_CTG		0x111a0
2346#define RCBMINAVG		0x111a0
2347#define RCUPEI			0x111b0
2348#define RCDNEI			0x111b4
2349#define RSTDBYCTL		0x111b8
2350#define   RS1EN			(1<<31)
2351#define   RS2EN			(1<<30)
2352#define   RS3EN			(1<<29)
2353#define   D3RS3EN		(1<<28) /* Display D3 imlies RS3 */
2354#define   SWPROMORSX		(1<<27) /* RSx promotion timers ignored */
2355#define   RCWAKERW		(1<<26) /* Resetwarn from PCH causes wakeup */
2356#define   DPRSLPVREN		(1<<25) /* Fast voltage ramp enable */
2357#define   GFXTGHYST		(1<<24) /* Hysteresis to allow trunk gating */
2358#define   RCX_SW_EXIT		(1<<23) /* Leave RSx and prevent re-entry */
2359#define   RSX_STATUS_MASK	(7<<20)
2360#define   RSX_STATUS_ON		(0<<20)
2361#define   RSX_STATUS_RC1	(1<<20)
2362#define   RSX_STATUS_RC1E	(2<<20)
2363#define   RSX_STATUS_RS1	(3<<20)
2364#define   RSX_STATUS_RS2	(4<<20) /* aka rc6 */
2365#define   RSX_STATUS_RSVD	(5<<20) /* deep rc6 unsupported on ilk */
2366#define   RSX_STATUS_RS3	(6<<20) /* rs3 unsupported on ilk */
2367#define   RSX_STATUS_RSVD2	(7<<20)
2368#define   UWRCRSXE		(1<<19) /* wake counter limit prevents rsx */
2369#define   RSCRP			(1<<18) /* rs requests control on rs1/2 reqs */
2370#define   JRSC			(1<<17) /* rsx coupled to cpu c-state */
2371#define   RS2INC0		(1<<16) /* allow rs2 in cpu c0 */
2372#define   RS1CONTSAV_MASK	(3<<14)
2373#define   RS1CONTSAV_NO_RS1	(0<<14) /* rs1 doesn't save/restore context */
2374#define   RS1CONTSAV_RSVD	(1<<14)
2375#define   RS1CONTSAV_SAVE_RS1	(2<<14) /* rs1 saves context */
2376#define   RS1CONTSAV_FULL_RS1	(3<<14) /* rs1 saves and restores context */
2377#define   NORMSLEXLAT_MASK	(3<<12)
2378#define   SLOW_RS123		(0<<12)
2379#define   SLOW_RS23		(1<<12)
2380#define   SLOW_RS3		(2<<12)
2381#define   NORMAL_RS123		(3<<12)
2382#define   RCMODE_TIMEOUT	(1<<11) /* 0 is eval interval method */
2383#define   IMPROMOEN		(1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2384#define   RCENTSYNC		(1<<9) /* rs coupled to cpu c-state (3/6/7) */
2385#define   STATELOCK		(1<<7) /* locked to rs_cstate if 0 */
2386#define   RS_CSTATE_MASK	(3<<4)
2387#define   RS_CSTATE_C367_RS1	(0<<4)
2388#define   RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2389#define   RS_CSTATE_RSVD	(2<<4)
2390#define   RS_CSTATE_C367_RS2	(3<<4)
2391#define   REDSAVES		(1<<3) /* no context save if was idle during rs0 */
2392#define   REDRESTORES		(1<<2) /* no restore if was idle during rs0 */
2393#define VIDCTL			0x111c0
2394#define VIDSTS			0x111c8
2395#define VIDSTART		0x111cc /* 8 bits */
2396#define MEMSTAT_ILK			0x111f8
2397#define   MEMSTAT_VID_MASK	0x7f00
2398#define   MEMSTAT_VID_SHIFT	8
2399#define   MEMSTAT_PSTATE_MASK	0x00f8
2400#define   MEMSTAT_PSTATE_SHIFT  3
2401#define   MEMSTAT_MON_ACTV	(1<<2)
2402#define   MEMSTAT_SRC_CTL_MASK	0x0003
2403#define   MEMSTAT_SRC_CTL_CORE	0
2404#define   MEMSTAT_SRC_CTL_TRB	1
2405#define   MEMSTAT_SRC_CTL_THM	2
2406#define   MEMSTAT_SRC_CTL_STDBY 3
2407#define RCPREVBSYTUPAVG		0x113b8
2408#define RCPREVBSYTDNAVG		0x113bc
2409#define PMMISC			0x11214
2410#define   MCPPCE_EN		(1<<0) /* enable PM_MSG from PCH->MPC */
2411#define SDEW			0x1124c
2412#define CSIEW0			0x11250
2413#define CSIEW1			0x11254
2414#define CSIEW2			0x11258
2415#define PEW			0x1125c
2416#define DEW			0x11270
2417#define MCHAFE			0x112c0
2418#define CSIEC			0x112e0
2419#define DMIEC			0x112e4
2420#define DDREC			0x112e8
2421#define PEG0EC			0x112ec
2422#define PEG1EC			0x112f0
2423#define GFXEC			0x112f4
2424#define RPPREVBSYTUPAVG		0x113b8
2425#define RPPREVBSYTDNAVG		0x113bc
2426#define ECR			0x11600
2427#define   ECR_GPFE		(1<<31)
2428#define   ECR_IMONE		(1<<30)
2429#define   ECR_CAP_MASK		0x0000001f /* Event range, 0-31 */
2430#define OGW0			0x11608
2431#define OGW1			0x1160c
2432#define EG0			0x11610
2433#define EG1			0x11614
2434#define EG2			0x11618
2435#define EG3			0x1161c
2436#define EG4			0x11620
2437#define EG5			0x11624
2438#define EG6			0x11628
2439#define EG7			0x1162c
2440#define PXW			0x11664
2441#define PXWL			0x11680
2442#define LCFUSE02		0x116c0
2443#define   LCFUSE_HIV_MASK	0x000000ff
2444#define CSIPLL0			0x12c10
2445#define DDRMPLL1		0X12c20
2446#define PEG_BAND_GAP_DATA	0x14d68
2447
2448#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2449#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2450
2451#define GEN6_GT_PERF_STATUS	(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2452#define GEN6_RP_STATE_LIMITS	(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2453#define GEN6_RP_STATE_CAP	(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2454
2455/*
2456 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
2457 * 8300) freezing up around GPU hangs. Looks as if even
2458 * scheduling/timer interrupts start misbehaving if the RPS
2459 * EI/thresholds are "bad", leading to a very sluggish or even
2460 * frozen machine.
2461 */
2462#define INTERVAL_1_28_US(us)	roundup(((us) * 100) >> 7, 25)
2463#define INTERVAL_1_33_US(us)	(((us) * 3)   >> 2)
2464#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2465				INTERVAL_1_33_US(us) : \
2466				INTERVAL_1_28_US(us))
2467
2468/*
2469 * Logical Context regs
2470 */
2471#define CCID			0x2180
2472#define   CCID_EN		(1<<0)
2473/*
2474 * Notes on SNB/IVB/VLV context size:
2475 * - Power context is saved elsewhere (LLC or stolen)
2476 * - Ring/execlist context is saved on SNB, not on IVB
2477 * - Extended context size already includes render context size
2478 * - We always need to follow the extended context size.
2479 *   SNB BSpec has comments indicating that we should use the
2480 *   render context size instead if execlists are disabled, but
2481 *   based on empirical testing that's just nonsense.
2482 * - Pipelined/VF state is saved on SNB/IVB respectively
2483 * - GT1 size just indicates how much of render context
2484 *   doesn't need saving on GT1
2485 */
2486#define CXT_SIZE		0x21a0
2487#define GEN6_CXT_POWER_SIZE(cxt_reg)	((cxt_reg >> 24) & 0x3f)
2488#define GEN6_CXT_RING_SIZE(cxt_reg)	((cxt_reg >> 18) & 0x3f)
2489#define GEN6_CXT_RENDER_SIZE(cxt_reg)	((cxt_reg >> 12) & 0x3f)
2490#define GEN6_CXT_EXTENDED_SIZE(cxt_reg)	((cxt_reg >> 6) & 0x3f)
2491#define GEN6_CXT_PIPELINE_SIZE(cxt_reg)	((cxt_reg >> 0) & 0x3f)
2492#define GEN6_CXT_TOTAL_SIZE(cxt_reg)	(GEN6_CXT_RING_SIZE(cxt_reg) + \
2493					GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2494					GEN6_CXT_PIPELINE_SIZE(cxt_reg))
2495#define GEN7_CXT_SIZE		0x21a8
2496#define GEN7_CXT_POWER_SIZE(ctx_reg)	((ctx_reg >> 25) & 0x7f)
2497#define GEN7_CXT_RING_SIZE(ctx_reg)	((ctx_reg >> 22) & 0x7)
2498#define GEN7_CXT_RENDER_SIZE(ctx_reg)	((ctx_reg >> 16) & 0x3f)
2499#define GEN7_CXT_EXTENDED_SIZE(ctx_reg)	((ctx_reg >> 9) & 0x7f)
2500#define GEN7_CXT_GT1_SIZE(ctx_reg)	((ctx_reg >> 6) & 0x7)
2501#define GEN7_CXT_VFSTATE_SIZE(ctx_reg)	((ctx_reg >> 0) & 0x3f)
2502#define GEN7_CXT_TOTAL_SIZE(ctx_reg)	(GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
2503					 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2504/* Haswell does have the CXT_SIZE register however it does not appear to be
2505 * valid. Now, docs explain in dwords what is in the context object. The full
2506 * size is 70720 bytes, however, the power context and execlist context will
2507 * never be saved (power context is stored elsewhere, and execlists don't work
2508 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2509 */
2510#define HSW_CXT_TOTAL_SIZE		(17 * PAGE_SIZE)
2511/* Same as Haswell, but 72064 bytes now. */
2512#define GEN8_CXT_TOTAL_SIZE		(18 * PAGE_SIZE)
2513
2514#define CHV_CLK_CTL1			0x101100
2515#define VLV_CLK_CTL2			0x101104
2516#define   CLK_CTL2_CZCOUNT_30NS_SHIFT	28
2517
2518/*
2519 * Overlay regs
2520 */
2521
2522#define OVADD			0x30000
2523#define DOVSTA			0x30008
2524#define OC_BUF			(0x3<<20)
2525#define OGAMC5			0x30010
2526#define OGAMC4			0x30014
2527#define OGAMC3			0x30018
2528#define OGAMC2			0x3001c
2529#define OGAMC1			0x30020
2530#define OGAMC0			0x30024
2531
2532/*
2533 * Display engine regs
2534 */
2535
2536/* Pipe A CRC regs */
2537#define _PIPE_CRC_CTL_A			0x60050
2538#define   PIPE_CRC_ENABLE		(1 << 31)
2539/* ivb+ source selection */
2540#define   PIPE_CRC_SOURCE_PRIMARY_IVB	(0 << 29)
2541#define   PIPE_CRC_SOURCE_SPRITE_IVB	(1 << 29)
2542#define   PIPE_CRC_SOURCE_PF_IVB	(2 << 29)
2543/* ilk+ source selection */
2544#define   PIPE_CRC_SOURCE_PRIMARY_ILK	(0 << 28)
2545#define   PIPE_CRC_SOURCE_SPRITE_ILK	(1 << 28)
2546#define   PIPE_CRC_SOURCE_PIPE_ILK	(2 << 28)
2547/* embedded DP port on the north display block, reserved on ivb */
2548#define   PIPE_CRC_SOURCE_PORT_A_ILK	(4 << 28)
2549#define   PIPE_CRC_SOURCE_FDI_ILK	(5 << 28) /* reserved on ivb */
2550/* vlv source selection */
2551#define   PIPE_CRC_SOURCE_PIPE_VLV	(0 << 27)
2552#define   PIPE_CRC_SOURCE_HDMIB_VLV	(1 << 27)
2553#define   PIPE_CRC_SOURCE_HDMIC_VLV	(2 << 27)
2554/* with DP port the pipe source is invalid */
2555#define   PIPE_CRC_SOURCE_DP_D_VLV	(3 << 27)
2556#define   PIPE_CRC_SOURCE_DP_B_VLV	(6 << 27)
2557#define   PIPE_CRC_SOURCE_DP_C_VLV	(7 << 27)
2558/* gen3+ source selection */
2559#define   PIPE_CRC_SOURCE_PIPE_I9XX	(0 << 28)
2560#define   PIPE_CRC_SOURCE_SDVOB_I9XX	(1 << 28)
2561#define   PIPE_CRC_SOURCE_SDVOC_I9XX	(2 << 28)
2562/* with DP/TV port the pipe source is invalid */
2563#define   PIPE_CRC_SOURCE_DP_D_G4X	(3 << 28)
2564#define   PIPE_CRC_SOURCE_TV_PRE	(4 << 28)
2565#define   PIPE_CRC_SOURCE_TV_POST	(5 << 28)
2566#define   PIPE_CRC_SOURCE_DP_B_G4X	(6 << 28)
2567#define   PIPE_CRC_SOURCE_DP_C_G4X	(7 << 28)
2568/* gen2 doesn't have source selection bits */
2569#define   PIPE_CRC_INCLUDE_BORDER_I8XX	(1 << 30)
2570
2571#define _PIPE_CRC_RES_1_A_IVB		0x60064
2572#define _PIPE_CRC_RES_2_A_IVB		0x60068
2573#define _PIPE_CRC_RES_3_A_IVB		0x6006c
2574#define _PIPE_CRC_RES_4_A_IVB		0x60070
2575#define _PIPE_CRC_RES_5_A_IVB		0x60074
2576
2577#define _PIPE_CRC_RES_RED_A		0x60060
2578#define _PIPE_CRC_RES_GREEN_A		0x60064
2579#define _PIPE_CRC_RES_BLUE_A		0x60068
2580#define _PIPE_CRC_RES_RES1_A_I915	0x6006c
2581#define _PIPE_CRC_RES_RES2_A_G4X	0x60080
2582
2583/* Pipe B CRC regs */
2584#define _PIPE_CRC_RES_1_B_IVB		0x61064
2585#define _PIPE_CRC_RES_2_B_IVB		0x61068
2586#define _PIPE_CRC_RES_3_B_IVB		0x6106c
2587#define _PIPE_CRC_RES_4_B_IVB		0x61070
2588#define _PIPE_CRC_RES_5_B_IVB		0x61074
2589
2590#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
2591#define PIPE_CRC_RES_1_IVB(pipe)	\
2592	_TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
2593#define PIPE_CRC_RES_2_IVB(pipe)	\
2594	_TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
2595#define PIPE_CRC_RES_3_IVB(pipe)	\
2596	_TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
2597#define PIPE_CRC_RES_4_IVB(pipe)	\
2598	_TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
2599#define PIPE_CRC_RES_5_IVB(pipe)	\
2600	_TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
2601
2602#define PIPE_CRC_RES_RED(pipe) \
2603	_TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
2604#define PIPE_CRC_RES_GREEN(pipe) \
2605	_TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
2606#define PIPE_CRC_RES_BLUE(pipe) \
2607	_TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
2608#define PIPE_CRC_RES_RES1_I915(pipe) \
2609	_TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
2610#define PIPE_CRC_RES_RES2_G4X(pipe) \
2611	_TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
2612
2613/* Pipe A timing regs */
2614#define _HTOTAL_A	0x60000
2615#define _HBLANK_A	0x60004
2616#define _HSYNC_A	0x60008
2617#define _VTOTAL_A	0x6000c
2618#define _VBLANK_A	0x60010
2619#define _VSYNC_A	0x60014
2620#define _PIPEASRC	0x6001c
2621#define _BCLRPAT_A	0x60020
2622#define _VSYNCSHIFT_A	0x60028
2623#define _PIPE_MULT_A	0x6002c
2624
2625/* Pipe B timing regs */
2626#define _HTOTAL_B	0x61000
2627#define _HBLANK_B	0x61004
2628#define _HSYNC_B	0x61008
2629#define _VTOTAL_B	0x6100c
2630#define _VBLANK_B	0x61010
2631#define _VSYNC_B	0x61014
2632#define _PIPEBSRC	0x6101c
2633#define _BCLRPAT_B	0x61020
2634#define _VSYNCSHIFT_B	0x61028
2635#define _PIPE_MULT_B	0x6102c
2636
2637#define TRANSCODER_A_OFFSET 0x60000
2638#define TRANSCODER_B_OFFSET 0x61000
2639#define TRANSCODER_C_OFFSET 0x62000
2640#define CHV_TRANSCODER_C_OFFSET 0x63000
2641#define TRANSCODER_EDP_OFFSET 0x6f000
2642
2643#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2644	dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2645	dev_priv->info.display_mmio_offset)
2646
2647#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2648#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2649#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2650#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2651#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2652#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2653#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2654#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2655#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
2656#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
2657
2658/* VLV eDP PSR registers */
2659#define _PSRCTLA				(VLV_DISPLAY_BASE + 0x60090)
2660#define _PSRCTLB				(VLV_DISPLAY_BASE + 0x61090)
2661#define  VLV_EDP_PSR_ENABLE			(1<<0)
2662#define  VLV_EDP_PSR_RESET			(1<<1)
2663#define  VLV_EDP_PSR_MODE_MASK			(7<<2)
2664#define  VLV_EDP_PSR_MODE_HW_TIMER		(1<<3)
2665#define  VLV_EDP_PSR_MODE_SW_TIMER		(1<<2)
2666#define  VLV_EDP_PSR_SINGLE_FRAME_UPDATE	(1<<7)
2667#define  VLV_EDP_PSR_ACTIVE_ENTRY		(1<<8)
2668#define  VLV_EDP_PSR_SRC_TRANSMITTER_STATE	(1<<9)
2669#define  VLV_EDP_PSR_DBL_FRAME			(1<<10)
2670#define  VLV_EDP_PSR_FRAME_COUNT_MASK		(0xff<<16)
2671#define  VLV_EDP_PSR_IDLE_FRAME_SHIFT		16
2672#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2673
2674#define _VSCSDPA			(VLV_DISPLAY_BASE + 0x600a0)
2675#define _VSCSDPB			(VLV_DISPLAY_BASE + 0x610a0)
2676#define  VLV_EDP_PSR_SDP_FREQ_MASK	(3<<30)
2677#define  VLV_EDP_PSR_SDP_FREQ_ONCE	(1<<31)
2678#define  VLV_EDP_PSR_SDP_FREQ_EVFRAME	(1<<30)
2679#define VLV_VSCSDP(pipe)	_PIPE(pipe, _VSCSDPA, _VSCSDPB)
2680
2681#define _PSRSTATA			(VLV_DISPLAY_BASE + 0x60094)
2682#define _PSRSTATB			(VLV_DISPLAY_BASE + 0x61094)
2683#define  VLV_EDP_PSR_LAST_STATE_MASK	(7<<3)
2684#define  VLV_EDP_PSR_CURR_STATE_MASK	7
2685#define  VLV_EDP_PSR_DISABLED		(0<<0)
2686#define  VLV_EDP_PSR_INACTIVE		(1<<0)
2687#define  VLV_EDP_PSR_IN_TRANS_TO_ACTIVE	(2<<0)
2688#define  VLV_EDP_PSR_ACTIVE_NORFB_UP	(3<<0)
2689#define  VLV_EDP_PSR_ACTIVE_SF_UPDATE	(4<<0)
2690#define  VLV_EDP_PSR_EXIT		(5<<0)
2691#define  VLV_EDP_PSR_IN_TRANS		(1<<7)
2692#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2693
2694/* HSW+ eDP PSR registers */
2695#define EDP_PSR_BASE(dev)                       (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
2696#define EDP_PSR_CTL(dev)			(EDP_PSR_BASE(dev) + 0)
2697#define   EDP_PSR_ENABLE			(1<<31)
2698#define   BDW_PSR_SINGLE_FRAME			(1<<30)
2699#define   EDP_PSR_LINK_DISABLE			(0<<27)
2700#define   EDP_PSR_LINK_STANDBY			(1<<27)
2701#define   EDP_PSR_MIN_LINK_ENTRY_TIME_MASK	(3<<25)
2702#define   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES	(0<<25)
2703#define   EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES	(1<<25)
2704#define   EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES	(2<<25)
2705#define   EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES	(3<<25)
2706#define   EDP_PSR_MAX_SLEEP_TIME_SHIFT		20
2707#define   EDP_PSR_SKIP_AUX_EXIT			(1<<12)
2708#define   EDP_PSR_TP1_TP2_SEL			(0<<11)
2709#define   EDP_PSR_TP1_TP3_SEL			(1<<11)
2710#define   EDP_PSR_TP2_TP3_TIME_500us		(0<<8)
2711#define   EDP_PSR_TP2_TP3_TIME_100us		(1<<8)
2712#define   EDP_PSR_TP2_TP3_TIME_2500us		(2<<8)
2713#define   EDP_PSR_TP2_TP3_TIME_0us		(3<<8)
2714#define   EDP_PSR_TP1_TIME_500us		(0<<4)
2715#define   EDP_PSR_TP1_TIME_100us		(1<<4)
2716#define   EDP_PSR_TP1_TIME_2500us		(2<<4)
2717#define   EDP_PSR_TP1_TIME_0us			(3<<4)
2718#define   EDP_PSR_IDLE_FRAME_SHIFT		0
2719
2720#define EDP_PSR_AUX_CTL(dev)			(EDP_PSR_BASE(dev) + 0x10)
2721#define EDP_PSR_AUX_DATA1(dev)			(EDP_PSR_BASE(dev) + 0x14)
2722#define EDP_PSR_AUX_DATA2(dev)			(EDP_PSR_BASE(dev) + 0x18)
2723#define EDP_PSR_AUX_DATA3(dev)			(EDP_PSR_BASE(dev) + 0x1c)
2724#define EDP_PSR_AUX_DATA4(dev)			(EDP_PSR_BASE(dev) + 0x20)
2725#define EDP_PSR_AUX_DATA5(dev)			(EDP_PSR_BASE(dev) + 0x24)
2726
2727#define EDP_PSR_STATUS_CTL(dev)			(EDP_PSR_BASE(dev) + 0x40)
2728#define   EDP_PSR_STATUS_STATE_MASK		(7<<29)
2729#define   EDP_PSR_STATUS_STATE_IDLE		(0<<29)
2730#define   EDP_PSR_STATUS_STATE_SRDONACK		(1<<29)
2731#define   EDP_PSR_STATUS_STATE_SRDENT		(2<<29)
2732#define   EDP_PSR_STATUS_STATE_BUFOFF		(3<<29)
2733#define   EDP_PSR_STATUS_STATE_BUFON		(4<<29)
2734#define   EDP_PSR_STATUS_STATE_AUXACK		(5<<29)
2735#define   EDP_PSR_STATUS_STATE_SRDOFFACK	(6<<29)
2736#define   EDP_PSR_STATUS_LINK_MASK		(3<<26)
2737#define   EDP_PSR_STATUS_LINK_FULL_OFF		(0<<26)
2738#define   EDP_PSR_STATUS_LINK_FULL_ON		(1<<26)
2739#define   EDP_PSR_STATUS_LINK_STANDBY		(2<<26)
2740#define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT	20
2741#define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK	0x1f
2742#define   EDP_PSR_STATUS_COUNT_SHIFT		16
2743#define   EDP_PSR_STATUS_COUNT_MASK		0xf
2744#define   EDP_PSR_STATUS_AUX_ERROR		(1<<15)
2745#define   EDP_PSR_STATUS_AUX_SENDING		(1<<12)
2746#define   EDP_PSR_STATUS_SENDING_IDLE		(1<<9)
2747#define   EDP_PSR_STATUS_SENDING_TP2_TP3	(1<<8)
2748#define   EDP_PSR_STATUS_SENDING_TP1		(1<<4)
2749#define   EDP_PSR_STATUS_IDLE_MASK		0xf
2750
2751#define EDP_PSR_PERF_CNT(dev)		(EDP_PSR_BASE(dev) + 0x44)
2752#define   EDP_PSR_PERF_CNT_MASK		0xffffff
2753
2754#define EDP_PSR_DEBUG_CTL(dev)		(EDP_PSR_BASE(dev) + 0x60)
2755#define   EDP_PSR_DEBUG_MASK_LPSP	(1<<27)
2756#define   EDP_PSR_DEBUG_MASK_MEMUP	(1<<26)
2757#define   EDP_PSR_DEBUG_MASK_HPD	(1<<25)
2758
2759/* VGA port control */
2760#define ADPA			0x61100
2761#define PCH_ADPA                0xe1100
2762#define VLV_ADPA		(VLV_DISPLAY_BASE + ADPA)
2763
2764#define   ADPA_DAC_ENABLE	(1<<31)
2765#define   ADPA_DAC_DISABLE	0
2766#define   ADPA_PIPE_SELECT_MASK	(1<<30)
2767#define   ADPA_PIPE_A_SELECT	0
2768#define   ADPA_PIPE_B_SELECT	(1<<30)
2769#define   ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
2770/* CPT uses bits 29:30 for pch transcoder select */
2771#define   ADPA_CRT_HOTPLUG_MASK  0x03ff0000 /* bit 25-16 */
2772#define   ADPA_CRT_HOTPLUG_MONITOR_NONE  (0<<24)
2773#define   ADPA_CRT_HOTPLUG_MONITOR_MASK  (3<<24)
2774#define   ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2775#define   ADPA_CRT_HOTPLUG_MONITOR_MONO  (2<<24)
2776#define   ADPA_CRT_HOTPLUG_ENABLE        (1<<23)
2777#define   ADPA_CRT_HOTPLUG_PERIOD_64     (0<<22)
2778#define   ADPA_CRT_HOTPLUG_PERIOD_128    (1<<22)
2779#define   ADPA_CRT_HOTPLUG_WARMUP_5MS    (0<<21)
2780#define   ADPA_CRT_HOTPLUG_WARMUP_10MS   (1<<21)
2781#define   ADPA_CRT_HOTPLUG_SAMPLE_2S     (0<<20)
2782#define   ADPA_CRT_HOTPLUG_SAMPLE_4S     (1<<20)
2783#define   ADPA_CRT_HOTPLUG_VOLTAGE_40    (0<<18)
2784#define   ADPA_CRT_HOTPLUG_VOLTAGE_50    (1<<18)
2785#define   ADPA_CRT_HOTPLUG_VOLTAGE_60    (2<<18)
2786#define   ADPA_CRT_HOTPLUG_VOLTAGE_70    (3<<18)
2787#define   ADPA_CRT_HOTPLUG_VOLREF_325MV  (0<<17)
2788#define   ADPA_CRT_HOTPLUG_VOLREF_475MV  (1<<17)
2789#define   ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2790#define   ADPA_USE_VGA_HVPOLARITY (1<<15)
2791#define   ADPA_SETS_HVPOLARITY	0
2792#define   ADPA_VSYNC_CNTL_DISABLE (1<<10)
2793#define   ADPA_VSYNC_CNTL_ENABLE 0
2794#define   ADPA_HSYNC_CNTL_DISABLE (1<<11)
2795#define   ADPA_HSYNC_CNTL_ENABLE 0
2796#define   ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2797#define   ADPA_VSYNC_ACTIVE_LOW	0
2798#define   ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2799#define   ADPA_HSYNC_ACTIVE_LOW	0
2800#define   ADPA_DPMS_MASK	(~(3<<10))
2801#define   ADPA_DPMS_ON		(0<<10)
2802#define   ADPA_DPMS_SUSPEND	(1<<10)
2803#define   ADPA_DPMS_STANDBY	(2<<10)
2804#define   ADPA_DPMS_OFF		(3<<10)
2805
2806
2807/* Hotplug control (945+ only) */
2808#define PORT_HOTPLUG_EN		(dev_priv->info.display_mmio_offset + 0x61110)
2809#define   PORTB_HOTPLUG_INT_EN			(1 << 29)
2810#define   PORTC_HOTPLUG_INT_EN			(1 << 28)
2811#define   PORTD_HOTPLUG_INT_EN			(1 << 27)
2812#define   SDVOB_HOTPLUG_INT_EN			(1 << 26)
2813#define   SDVOC_HOTPLUG_INT_EN			(1 << 25)
2814#define   TV_HOTPLUG_INT_EN			(1 << 18)
2815#define   CRT_HOTPLUG_INT_EN			(1 << 9)
2816#define HOTPLUG_INT_EN_MASK			(PORTB_HOTPLUG_INT_EN | \
2817						 PORTC_HOTPLUG_INT_EN | \
2818						 PORTD_HOTPLUG_INT_EN | \
2819						 SDVOC_HOTPLUG_INT_EN | \
2820						 SDVOB_HOTPLUG_INT_EN | \
2821						 CRT_HOTPLUG_INT_EN)
2822#define   CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
2823#define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
2824/* must use period 64 on GM45 according to docs */
2825#define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
2826#define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
2827#define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
2828#define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
2829#define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
2830#define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
2831#define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
2832#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
2833#define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
2834#define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
2835#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
2836#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
2837
2838#define PORT_HOTPLUG_STAT	(dev_priv->info.display_mmio_offset + 0x61114)
2839/*
2840 * HDMI/DP bits are gen4+
2841 *
2842 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2843 * Please check the detailed lore in the commit message for for experimental
2844 * evidence.
2845 */
2846#define   PORTD_HOTPLUG_LIVE_STATUS_G4X		(1 << 29)
2847#define   PORTC_HOTPLUG_LIVE_STATUS_G4X		(1 << 28)
2848#define   PORTB_HOTPLUG_LIVE_STATUS_G4X		(1 << 27)
2849/* VLV DP/HDMI bits again match Bspec */
2850#define   PORTD_HOTPLUG_LIVE_STATUS_VLV		(1 << 27)
2851#define   PORTC_HOTPLUG_LIVE_STATUS_VLV		(1 << 28)
2852#define   PORTB_HOTPLUG_LIVE_STATUS_VLV		(1 << 29)
2853#define   PORTD_HOTPLUG_INT_STATUS		(3 << 21)
2854#define   PORTD_HOTPLUG_INT_LONG_PULSE		(2 << 21)
2855#define   PORTD_HOTPLUG_INT_SHORT_PULSE		(1 << 21)
2856#define   PORTC_HOTPLUG_INT_STATUS		(3 << 19)
2857#define   PORTC_HOTPLUG_INT_LONG_PULSE		(2 << 19)
2858#define   PORTC_HOTPLUG_INT_SHORT_PULSE		(1 << 19)
2859#define   PORTB_HOTPLUG_INT_STATUS		(3 << 17)
2860#define   PORTB_HOTPLUG_INT_LONG_PULSE		(2 << 17)
2861#define   PORTB_HOTPLUG_INT_SHORT_PLUSE		(1 << 17)
2862/* CRT/TV common between gen3+ */
2863#define   CRT_HOTPLUG_INT_STATUS		(1 << 11)
2864#define   TV_HOTPLUG_INT_STATUS			(1 << 10)
2865#define   CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
2866#define   CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
2867#define   CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
2868#define   CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
2869#define   DP_AUX_CHANNEL_D_INT_STATUS_G4X	(1 << 6)
2870#define   DP_AUX_CHANNEL_C_INT_STATUS_G4X	(1 << 5)
2871#define   DP_AUX_CHANNEL_B_INT_STATUS_G4X	(1 << 4)
2872#define   DP_AUX_CHANNEL_MASK_INT_STATUS_G4X	(7 << 4)
2873
2874/* SDVO is different across gen3/4 */
2875#define   SDVOC_HOTPLUG_INT_STATUS_G4X		(1 << 3)
2876#define   SDVOB_HOTPLUG_INT_STATUS_G4X		(1 << 2)
2877/*
2878 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2879 * since reality corrobates that they're the same as on gen3. But keep these
2880 * bits here (and the comment!) to help any other lost wanderers back onto the
2881 * right tracks.
2882 */
2883#define   SDVOC_HOTPLUG_INT_STATUS_I965		(3 << 4)
2884#define   SDVOB_HOTPLUG_INT_STATUS_I965		(3 << 2)
2885#define   SDVOC_HOTPLUG_INT_STATUS_I915		(1 << 7)
2886#define   SDVOB_HOTPLUG_INT_STATUS_I915		(1 << 6)
2887#define   HOTPLUG_INT_STATUS_G4X		(CRT_HOTPLUG_INT_STATUS | \
2888						 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2889						 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2890						 PORTB_HOTPLUG_INT_STATUS | \
2891						 PORTC_HOTPLUG_INT_STATUS | \
2892						 PORTD_HOTPLUG_INT_STATUS)
2893
2894#define HOTPLUG_INT_STATUS_I915			(CRT_HOTPLUG_INT_STATUS | \
2895						 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2896						 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2897						 PORTB_HOTPLUG_INT_STATUS | \
2898						 PORTC_HOTPLUG_INT_STATUS | \
2899						 PORTD_HOTPLUG_INT_STATUS)
2900
2901/* SDVO and HDMI port control.
2902 * The same register may be used for SDVO or HDMI */
2903#define GEN3_SDVOB	0x61140
2904#define GEN3_SDVOC	0x61160
2905#define GEN4_HDMIB	GEN3_SDVOB
2906#define GEN4_HDMIC	GEN3_SDVOC
2907#define CHV_HDMID	0x6116C
2908#define PCH_SDVOB	0xe1140
2909#define PCH_HDMIB	PCH_SDVOB
2910#define PCH_HDMIC	0xe1150
2911#define PCH_HDMID	0xe1160
2912
2913#define PORT_DFT_I9XX				0x61150
2914#define   DC_BALANCE_RESET			(1 << 25)
2915#define PORT_DFT2_G4X		(dev_priv->info.display_mmio_offset + 0x61154)
2916#define   DC_BALANCE_RESET_VLV			(1 << 31)
2917#define   PIPE_SCRAMBLE_RESET_MASK		((1 << 14) | (0x3 << 0))
2918#define   PIPE_C_SCRAMBLE_RESET			(1 << 14) /* chv */
2919#define   PIPE_B_SCRAMBLE_RESET			(1 << 1)
2920#define   PIPE_A_SCRAMBLE_RESET			(1 << 0)
2921
2922/* Gen 3 SDVO bits: */
2923#define   SDVO_ENABLE				(1 << 31)
2924#define   SDVO_PIPE_SEL(pipe)			((pipe) << 30)
2925#define   SDVO_PIPE_SEL_MASK			(1 << 30)
2926#define   SDVO_PIPE_B_SELECT			(1 << 30)
2927#define   SDVO_STALL_SELECT			(1 << 29)
2928#define   SDVO_INTERRUPT_ENABLE			(1 << 26)
2929/*
2930 * 915G/GM SDVO pixel multiplier.
2931 * Programmed value is multiplier - 1, up to 5x.
2932 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2933 */
2934#define   SDVO_PORT_MULTIPLY_MASK		(7 << 23)
2935#define   SDVO_PORT_MULTIPLY_SHIFT		23
2936#define   SDVO_PHASE_SELECT_MASK		(15 << 19)
2937#define   SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
2938#define   SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
2939#define   SDVOC_GANG_MODE			(1 << 16) /* Port C only */
2940#define   SDVO_BORDER_ENABLE			(1 << 7) /* SDVO only */
2941#define   SDVOB_PCIE_CONCURRENCY		(1 << 3) /* Port B only */
2942#define   SDVO_DETECTED				(1 << 2)
2943/* Bits to be preserved when writing */
2944#define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2945			       SDVO_INTERRUPT_ENABLE)
2946#define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2947
2948/* Gen 4 SDVO/HDMI bits: */
2949#define   SDVO_COLOR_FORMAT_8bpc		(0 << 26)
2950#define   SDVO_COLOR_FORMAT_MASK		(7 << 26)
2951#define   SDVO_ENCODING_SDVO			(0 << 10)
2952#define   SDVO_ENCODING_HDMI			(2 << 10)
2953#define   HDMI_MODE_SELECT_HDMI			(1 << 9) /* HDMI only */
2954#define   HDMI_MODE_SELECT_DVI			(0 << 9) /* HDMI only */
2955#define   HDMI_COLOR_RANGE_16_235		(1 << 8) /* HDMI only */
2956#define   SDVO_AUDIO_ENABLE			(1 << 6)
2957/* VSYNC/HSYNC bits new with 965, default is to be set */
2958#define   SDVO_VSYNC_ACTIVE_HIGH		(1 << 4)
2959#define   SDVO_HSYNC_ACTIVE_HIGH		(1 << 3)
2960
2961/* Gen 5 (IBX) SDVO/HDMI bits: */
2962#define   HDMI_COLOR_FORMAT_12bpc		(3 << 26) /* HDMI only */
2963#define   SDVOB_HOTPLUG_ENABLE			(1 << 23) /* SDVO only */
2964
2965/* Gen 6 (CPT) SDVO/HDMI bits: */
2966#define   SDVO_PIPE_SEL_CPT(pipe)		((pipe) << 29)
2967#define   SDVO_PIPE_SEL_MASK_CPT		(3 << 29)
2968
2969/* CHV SDVO/HDMI bits: */
2970#define   SDVO_PIPE_SEL_CHV(pipe)		((pipe) << 24)
2971#define   SDVO_PIPE_SEL_MASK_CHV		(3 << 24)
2972
2973
2974/* DVO port control */
2975#define DVOA			0x61120
2976#define DVOB			0x61140
2977#define DVOC			0x61160
2978#define   DVO_ENABLE			(1 << 31)
2979#define   DVO_PIPE_B_SELECT		(1 << 30)
2980#define   DVO_PIPE_STALL_UNUSED		(0 << 28)
2981#define   DVO_PIPE_STALL		(1 << 28)
2982#define   DVO_PIPE_STALL_TV		(2 << 28)
2983#define   DVO_PIPE_STALL_MASK		(3 << 28)
2984#define   DVO_USE_VGA_SYNC		(1 << 15)
2985#define   DVO_DATA_ORDER_I740		(0 << 14)
2986#define   DVO_DATA_ORDER_FP		(1 << 14)
2987#define   DVO_VSYNC_DISABLE		(1 << 11)
2988#define   DVO_HSYNC_DISABLE		(1 << 10)
2989#define   DVO_VSYNC_TRISTATE		(1 << 9)
2990#define   DVO_HSYNC_TRISTATE		(1 << 8)
2991#define   DVO_BORDER_ENABLE		(1 << 7)
2992#define   DVO_DATA_ORDER_GBRG		(1 << 6)
2993#define   DVO_DATA_ORDER_RGGB		(0 << 6)
2994#define   DVO_DATA_ORDER_GBRG_ERRATA	(0 << 6)
2995#define   DVO_DATA_ORDER_RGGB_ERRATA	(1 << 6)
2996#define   DVO_VSYNC_ACTIVE_HIGH		(1 << 4)
2997#define   DVO_HSYNC_ACTIVE_HIGH		(1 << 3)
2998#define   DVO_BLANK_ACTIVE_HIGH		(1 << 2)
2999#define   DVO_OUTPUT_CSTATE_PIXELS	(1 << 1)	/* SDG only */
3000#define   DVO_OUTPUT_SOURCE_SIZE_PIXELS	(1 << 0)	/* SDG only */
3001#define   DVO_PRESERVE_MASK		(0x7<<24)
3002#define DVOA_SRCDIM		0x61124
3003#define DVOB_SRCDIM		0x61144
3004#define DVOC_SRCDIM		0x61164
3005#define   DVO_SRCDIM_HORIZONTAL_SHIFT	12
3006#define   DVO_SRCDIM_VERTICAL_SHIFT	0
3007
3008/* LVDS port control */
3009#define LVDS			0x61180
3010/*
3011 * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
3012 * the DPLL semantics change when the LVDS is assigned to that pipe.
3013 */
3014#define   LVDS_PORT_EN			(1 << 31)
3015/* Selects pipe B for LVDS data.  Must be set on pre-965. */
3016#define   LVDS_PIPEB_SELECT		(1 << 30)
3017#define   LVDS_PIPE_MASK		(1 << 30)
3018#define   LVDS_PIPE(pipe)		((pipe) << 30)
3019/* LVDS dithering flag on 965/g4x platform */
3020#define   LVDS_ENABLE_DITHER		(1 << 25)
3021/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3022#define   LVDS_VSYNC_POLARITY		(1 << 21)
3023#define   LVDS_HSYNC_POLARITY		(1 << 20)
3024
3025/* Enable border for unscaled (or aspect-scaled) display */
3026#define   LVDS_BORDER_ENABLE		(1 << 15)
3027/*
3028 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3029 * pixel.
3030 */
3031#define   LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
3032#define   LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
3033#define   LVDS_A0A2_CLKA_POWER_UP	(3 << 8)
3034/*
3035 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3036 * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3037 * on.
3038 */
3039#define   LVDS_A3_POWER_MASK		(3 << 6)
3040#define   LVDS_A3_POWER_DOWN		(0 << 6)
3041#define   LVDS_A3_POWER_UP		(3 << 6)
3042/*
3043 * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
3044 * is set.
3045 */
3046#define   LVDS_CLKB_POWER_MASK		(3 << 4)
3047#define   LVDS_CLKB_POWER_DOWN		(0 << 4)
3048#define   LVDS_CLKB_POWER_UP		(3 << 4)
3049/*
3050 * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
3051 * setting for whether we are in dual-channel mode.  The B3 pair will
3052 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3053 */
3054#define   LVDS_B0B3_POWER_MASK		(3 << 2)
3055#define   LVDS_B0B3_POWER_DOWN		(0 << 2)
3056#define   LVDS_B0B3_POWER_UP		(3 << 2)
3057
3058/* Video Data Island Packet control */
3059#define VIDEO_DIP_DATA		0x61178
3060/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
3061 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3062 * of the infoframe structure specified by CEA-861. */
3063#define   VIDEO_DIP_DATA_SIZE	32
3064#define   VIDEO_DIP_VSC_DATA_SIZE	36
3065#define VIDEO_DIP_CTL		0x61170
3066/* Pre HSW: */
3067#define   VIDEO_DIP_ENABLE		(1 << 31)
3068#define   VIDEO_DIP_PORT(port)		((port) << 29)
3069#define   VIDEO_DIP_PORT_MASK		(3 << 29)
3070#define   VIDEO_DIP_ENABLE_GCP		(1 << 25)
3071#define   VIDEO_DIP_ENABLE_AVI		(1 << 21)
3072#define   VIDEO_DIP_ENABLE_VENDOR	(2 << 21)
3073#define   VIDEO_DIP_ENABLE_GAMUT	(4 << 21)
3074#define   VIDEO_DIP_ENABLE_SPD		(8 << 21)
3075#define   VIDEO_DIP_SELECT_AVI		(0 << 19)
3076#define   VIDEO_DIP_SELECT_VENDOR	(1 << 19)
3077#define   VIDEO_DIP_SELECT_SPD		(3 << 19)
3078#define   VIDEO_DIP_SELECT_MASK		(3 << 19)
3079#define   VIDEO_DIP_FREQ_ONCE		(0 << 16)
3080#define   VIDEO_DIP_FREQ_VSYNC		(1 << 16)
3081#define   VIDEO_DIP_FREQ_2VSYNC		(2 << 16)
3082#define   VIDEO_DIP_FREQ_MASK		(3 << 16)
3083/* HSW and later: */
3084#define   VIDEO_DIP_ENABLE_VSC_HSW	(1 << 20)
3085#define   VIDEO_DIP_ENABLE_GCP_HSW	(1 << 16)
3086#define   VIDEO_DIP_ENABLE_AVI_HSW	(1 << 12)
3087#define   VIDEO_DIP_ENABLE_VS_HSW	(1 << 8)
3088#define   VIDEO_DIP_ENABLE_GMP_HSW	(1 << 4)
3089#define   VIDEO_DIP_ENABLE_SPD_HSW	(1 << 0)
3090
3091/* Panel power sequencing */
3092#define PP_STATUS	0x61200
3093#define   PP_ON		(1 << 31)
3094/*
3095 * Indicates that all dependencies of the panel are on:
3096 *
3097 * - PLL enabled
3098 * - pipe enabled
3099 * - LVDS/DVOB/DVOC on
3100 */
3101#define   PP_READY		(1 << 30)
3102#define   PP_SEQUENCE_NONE	(0 << 28)
3103#define   PP_SEQUENCE_POWER_UP	(1 << 28)
3104#define   PP_SEQUENCE_POWER_DOWN (2 << 28)
3105#define   PP_SEQUENCE_MASK	(3 << 28)
3106#define   PP_SEQUENCE_SHIFT	28
3107#define   PP_CYCLE_DELAY_ACTIVE	(1 << 27)
3108#define   PP_SEQUENCE_STATE_MASK 0x0000000f
3109#define   PP_SEQUENCE_STATE_OFF_IDLE	(0x0 << 0)
3110#define   PP_SEQUENCE_STATE_OFF_S0_1	(0x1 << 0)
3111#define   PP_SEQUENCE_STATE_OFF_S0_2	(0x2 << 0)
3112#define   PP_SEQUENCE_STATE_OFF_S0_3	(0x3 << 0)
3113#define   PP_SEQUENCE_STATE_ON_IDLE	(0x8 << 0)
3114#define   PP_SEQUENCE_STATE_ON_S1_0	(0x9 << 0)
3115#define   PP_SEQUENCE_STATE_ON_S1_2	(0xa << 0)
3116#define   PP_SEQUENCE_STATE_ON_S1_3	(0xb << 0)
3117#define   PP_SEQUENCE_STATE_RESET	(0xf << 0)
3118#define PP_CONTROL	0x61204
3119#define   POWER_TARGET_ON	(1 << 0)
3120#define PP_ON_DELAYS	0x61208
3121#define PP_OFF_DELAYS	0x6120c
3122#define PP_DIVISOR	0x61210
3123
3124/* Panel fitting */
3125#define PFIT_CONTROL	(dev_priv->info.display_mmio_offset + 0x61230)
3126#define   PFIT_ENABLE		(1 << 31)
3127#define   PFIT_PIPE_MASK	(3 << 29)
3128#define   PFIT_PIPE_SHIFT	29
3129#define   VERT_INTERP_DISABLE	(0 << 10)
3130#define   VERT_INTERP_BILINEAR	(1 << 10)
3131#define   VERT_INTERP_MASK	(3 << 10)
3132#define   VERT_AUTO_SCALE	(1 << 9)
3133#define   HORIZ_INTERP_DISABLE	(0 << 6)
3134#define   HORIZ_INTERP_BILINEAR	(1 << 6)
3135#define   HORIZ_INTERP_MASK	(3 << 6)
3136#define   HORIZ_AUTO_SCALE	(1 << 5)
3137#define   PANEL_8TO6_DITHER_ENABLE (1 << 3)
3138#define   PFIT_FILTER_FUZZY	(0 << 24)
3139#define   PFIT_SCALING_AUTO	(0 << 26)
3140#define   PFIT_SCALING_PROGRAMMED (1 << 26)
3141#define   PFIT_SCALING_PILLAR	(2 << 26)
3142#define   PFIT_SCALING_LETTER	(3 << 26)
3143#define PFIT_PGM_RATIOS	(dev_priv->info.display_mmio_offset + 0x61234)
3144/* Pre-965 */
3145#define		PFIT_VERT_SCALE_SHIFT		20
3146#define		PFIT_VERT_SCALE_MASK		0xfff00000
3147#define		PFIT_HORIZ_SCALE_SHIFT		4
3148#define		PFIT_HORIZ_SCALE_MASK		0x0000fff0
3149/* 965+ */
3150#define		PFIT_VERT_SCALE_SHIFT_965	16
3151#define		PFIT_VERT_SCALE_MASK_965	0x1fff0000
3152#define		PFIT_HORIZ_SCALE_SHIFT_965	0
3153#define		PFIT_HORIZ_SCALE_MASK_965	0x00001fff
3154
3155#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
3156
3157#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3158#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
3159#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3160				     _VLV_BLC_PWM_CTL2_B)
3161
3162#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3163#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
3164#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3165				    _VLV_BLC_PWM_CTL_B)
3166
3167#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3168#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
3169#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3170				     _VLV_BLC_HIST_CTL_B)
3171
3172/* Backlight control */
3173#define BLC_PWM_CTL2	(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
3174#define   BLM_PWM_ENABLE		(1 << 31)
3175#define   BLM_COMBINATION_MODE		(1 << 30) /* gen4 only */
3176#define   BLM_PIPE_SELECT		(1 << 29)
3177#define   BLM_PIPE_SELECT_IVB		(3 << 29)
3178#define   BLM_PIPE_A			(0 << 29)
3179#define   BLM_PIPE_B			(1 << 29)
3180#define   BLM_PIPE_C			(2 << 29) /* ivb + */
3181#define   BLM_TRANSCODER_A		BLM_PIPE_A /* hsw */
3182#define   BLM_TRANSCODER_B		BLM_PIPE_B
3183#define   BLM_TRANSCODER_C		BLM_PIPE_C
3184#define   BLM_TRANSCODER_EDP		(3 << 29)
3185#define   BLM_PIPE(pipe)		((pipe) << 29)
3186#define   BLM_POLARITY_I965		(1 << 28) /* gen4 only */
3187#define   BLM_PHASE_IN_INTERUPT_STATUS	(1 << 26)
3188#define   BLM_PHASE_IN_ENABLE		(1 << 25)
3189#define   BLM_PHASE_IN_INTERUPT_ENABL	(1 << 24)
3190#define   BLM_PHASE_IN_TIME_BASE_SHIFT	(16)
3191#define   BLM_PHASE_IN_TIME_BASE_MASK	(0xff << 16)
3192#define   BLM_PHASE_IN_COUNT_SHIFT	(8)
3193#define   BLM_PHASE_IN_COUNT_MASK	(0xff << 8)
3194#define   BLM_PHASE_IN_INCR_SHIFT	(0)
3195#define   BLM_PHASE_IN_INCR_MASK	(0xff << 0)
3196#define BLC_PWM_CTL	(dev_priv->info.display_mmio_offset + 0x61254)
3197/*
3198 * This is the most significant 15 bits of the number of backlight cycles in a
3199 * complete cycle of the modulated backlight control.
3200 *
3201 * The actual value is this field multiplied by two.
3202 */
3203#define   BACKLIGHT_MODULATION_FREQ_SHIFT	(17)
3204#define   BACKLIGHT_MODULATION_FREQ_MASK	(0x7fff << 17)
3205#define   BLM_LEGACY_MODE			(1 << 16) /* gen2 only */
3206/*
3207 * This is the number of cycles out of the backlight modulation cycle for which
3208 * the backlight is on.
3209 *
3210 * This field must be no greater than the number of cycles in the complete
3211 * backlight modulation cycle.
3212 */
3213#define   BACKLIGHT_DUTY_CYCLE_SHIFT		(0)
3214#define   BACKLIGHT_DUTY_CYCLE_MASK		(0xffff)
3215#define   BACKLIGHT_DUTY_CYCLE_MASK_PNV		(0xfffe)
3216#define   BLM_POLARITY_PNV			(1 << 0) /* pnv only */
3217
3218#define BLC_HIST_CTL	(dev_priv->info.display_mmio_offset + 0x61260)
3219#define  BLM_HISTOGRAM_ENABLE			(1 << 31)
3220
3221/* New registers for PCH-split platforms. Safe where new bits show up, the
3222 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3223#define BLC_PWM_CPU_CTL2	0x48250
3224#define BLC_PWM_CPU_CTL		0x48254
3225
3226#define HSW_BLC_PWM2_CTL	0x48350
3227
3228/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3229 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3230#define BLC_PWM_PCH_CTL1	0xc8250
3231#define   BLM_PCH_PWM_ENABLE			(1 << 31)
3232#define   BLM_PCH_OVERRIDE_ENABLE		(1 << 30)
3233#define   BLM_PCH_POLARITY			(1 << 29)
3234#define BLC_PWM_PCH_CTL2	0xc8254
3235
3236#define UTIL_PIN_CTL		0x48400
3237#define   UTIL_PIN_ENABLE	(1 << 31)
3238
3239#define PCH_GTC_CTL		0xe7000
3240#define   PCH_GTC_ENABLE	(1 << 31)
3241
3242/* TV port control */
3243#define TV_CTL			0x68000
3244/* Enables the TV encoder */
3245# define TV_ENC_ENABLE			(1 << 31)
3246/* Sources the TV encoder input from pipe B instead of A. */
3247# define TV_ENC_PIPEB_SELECT		(1 << 30)
3248/* Outputs composite video (DAC A only) */
3249# define TV_ENC_OUTPUT_COMPOSITE	(0 << 28)
3250/* Outputs SVideo video (DAC B/C) */
3251# define TV_ENC_OUTPUT_SVIDEO		(1 << 28)
3252/* Outputs Component video (DAC A/B/C) */
3253# define TV_ENC_OUTPUT_COMPONENT	(2 << 28)
3254/* Outputs Composite and SVideo (DAC A/B/C) */
3255# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE	(3 << 28)
3256# define TV_TRILEVEL_SYNC		(1 << 21)
3257/* Enables slow sync generation (945GM only) */
3258# define TV_SLOW_SYNC			(1 << 20)
3259/* Selects 4x oversampling for 480i and 576p */
3260# define TV_OVERSAMPLE_4X		(0 << 18)
3261/* Selects 2x oversampling for 720p and 1080i */
3262# define TV_OVERSAMPLE_2X		(1 << 18)
3263/* Selects no oversampling for 1080p */
3264# define TV_OVERSAMPLE_NONE		(2 << 18)
3265/* Selects 8x oversampling */
3266# define TV_OVERSAMPLE_8X		(3 << 18)
3267/* Selects progressive mode rather than interlaced */
3268# define TV_PROGRESSIVE			(1 << 17)
3269/* Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
3270# define TV_PAL_BURST			(1 << 16)
3271/* Field for setting delay of Y compared to C */
3272# define TV_YC_SKEW_MASK		(7 << 12)
3273/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
3274# define TV_ENC_SDP_FIX			(1 << 11)
3275/*
3276 * Enables a fix for the 915GM only.
3277 *
3278 * Not sure what it does.
3279 */
3280# define TV_ENC_C0_FIX			(1 << 10)
3281/* Bits that must be preserved by software */
3282# define TV_CTL_SAVE			((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3283# define TV_FUSE_STATE_MASK		(3 << 4)
3284/* Read-only state that reports all features enabled */
3285# define TV_FUSE_STATE_ENABLED		(0 << 4)
3286/* Read-only state that reports that Macrovision is disabled in hardware*/
3287# define TV_FUSE_STATE_NO_MACROVISION	(1 << 4)
3288/* Read-only state that reports that TV-out is disabled in hardware. */
3289# define TV_FUSE_STATE_DISABLED		(2 << 4)
3290/* Normal operation */
3291# define TV_TEST_MODE_NORMAL		(0 << 0)
3292/* Encoder test pattern 1 - combo pattern */
3293# define TV_TEST_MODE_PATTERN_1		(1 << 0)
3294/* Encoder test pattern 2 - full screen vertical 75% color bars */
3295# define TV_TEST_MODE_PATTERN_2		(2 << 0)
3296/* Encoder test pattern 3 - full screen horizontal 75% color bars */
3297# define TV_TEST_MODE_PATTERN_3		(3 << 0)
3298/* Encoder test pattern 4 - random noise */
3299# define TV_TEST_MODE_PATTERN_4		(4 << 0)
3300/* Encoder test pattern 5 - linear color ramps */
3301# define TV_TEST_MODE_PATTERN_5		(5 << 0)
3302/*
3303 * This test mode forces the DACs to 50% of full output.
3304 *
3305 * This is used for load detection in combination with TVDAC_SENSE_MASK
3306 */
3307# define TV_TEST_MODE_MONITOR_DETECT	(7 << 0)
3308# define TV_TEST_MODE_MASK		(7 << 0)
3309
3310#define TV_DAC			0x68004
3311# define TV_DAC_SAVE		0x00ffff00
3312/*
3313 * Reports that DAC state change logic has reported change (RO).
3314 *
3315 * This gets cleared when TV_DAC_STATE_EN is cleared
3316*/
3317# define TVDAC_STATE_CHG		(1 << 31)
3318# define TVDAC_SENSE_MASK		(7 << 28)
3319/* Reports that DAC A voltage is above the detect threshold */
3320# define TVDAC_A_SENSE			(1 << 30)
3321/* Reports that DAC B voltage is above the detect threshold */
3322# define TVDAC_B_SENSE			(1 << 29)
3323/* Reports that DAC C voltage is above the detect threshold */
3324# define TVDAC_C_SENSE			(1 << 28)
3325/*
3326 * Enables DAC state detection logic, for load-based TV detection.
3327 *
3328 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3329 * to off, for load detection to work.
3330 */
3331# define TVDAC_STATE_CHG_EN		(1 << 27)
3332/* Sets the DAC A sense value to high */
3333# define TVDAC_A_SENSE_CTL		(1 << 26)
3334/* Sets the DAC B sense value to high */
3335# define TVDAC_B_SENSE_CTL		(1 << 25)
3336/* Sets the DAC C sense value to high */
3337# define TVDAC_C_SENSE_CTL		(1 << 24)
3338/* Overrides the ENC_ENABLE and DAC voltage levels */
3339# define DAC_CTL_OVERRIDE		(1 << 7)
3340/* Sets the slew rate.  Must be preserved in software */
3341# define ENC_TVDAC_SLEW_FAST		(1 << 6)
3342# define DAC_A_1_3_V			(0 << 4)
3343# define DAC_A_1_1_V			(1 << 4)
3344# define DAC_A_0_7_V			(2 << 4)
3345# define DAC_A_MASK			(3 << 4)
3346# define DAC_B_1_3_V			(0 << 2)
3347# define DAC_B_1_1_V			(1 << 2)
3348# define DAC_B_0_7_V			(2 << 2)
3349# define DAC_B_MASK			(3 << 2)
3350# define DAC_C_1_3_V			(0 << 0)
3351# define DAC_C_1_1_V			(1 << 0)
3352# define DAC_C_0_7_V			(2 << 0)
3353# define DAC_C_MASK			(3 << 0)
3354
3355/*
3356 * CSC coefficients are stored in a floating point format with 9 bits of
3357 * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
3358 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3359 * -1 (0x3) being the only legal negative value.
3360 */
3361#define TV_CSC_Y		0x68010
3362# define TV_RY_MASK			0x07ff0000
3363# define TV_RY_SHIFT			16
3364# define TV_GY_MASK			0x00000fff
3365# define TV_GY_SHIFT			0
3366
3367#define TV_CSC_Y2		0x68014
3368# define TV_BY_MASK			0x07ff0000
3369# define TV_BY_SHIFT			16
3370/*
3371 * Y attenuation for component video.
3372 *
3373 * Stored in 1.9 fixed point.
3374 */
3375# define TV_AY_MASK			0x000003ff
3376# define TV_AY_SHIFT			0
3377
3378#define TV_CSC_U		0x68018
3379# define TV_RU_MASK			0x07ff0000
3380# define TV_RU_SHIFT			16
3381# define TV_GU_MASK			0x000007ff
3382# define TV_GU_SHIFT			0
3383
3384#define TV_CSC_U2		0x6801c
3385# define TV_BU_MASK			0x07ff0000
3386# define TV_BU_SHIFT			16
3387/*
3388 * U attenuation for component video.
3389 *
3390 * Stored in 1.9 fixed point.
3391 */
3392# define TV_AU_MASK			0x000003ff
3393# define TV_AU_SHIFT			0
3394
3395#define TV_CSC_V		0x68020
3396# define TV_RV_MASK			0x0fff0000
3397# define TV_RV_SHIFT			16
3398# define TV_GV_MASK			0x000007ff
3399# define TV_GV_SHIFT			0
3400
3401#define TV_CSC_V2		0x68024
3402# define TV_BV_MASK			0x07ff0000
3403# define TV_BV_SHIFT			16
3404/*
3405 * V attenuation for component video.
3406 *
3407 * Stored in 1.9 fixed point.
3408 */
3409# define TV_AV_MASK			0x000007ff
3410# define TV_AV_SHIFT			0
3411
3412#define TV_CLR_KNOBS		0x68028
3413/* 2s-complement brightness adjustment */
3414# define TV_BRIGHTNESS_MASK		0xff000000
3415# define TV_BRIGHTNESS_SHIFT		24
3416/* Contrast adjustment, as a 2.6 unsigned floating point number */
3417# define TV_CONTRAST_MASK		0x00ff0000
3418# define TV_CONTRAST_SHIFT		16
3419/* Saturation adjustment, as a 2.6 unsigned floating point number */
3420# define TV_SATURATION_MASK		0x0000ff00
3421# define TV_SATURATION_SHIFT		8
3422/* Hue adjustment, as an integer phase angle in degrees */
3423# define TV_HUE_MASK			0x000000ff
3424# define TV_HUE_SHIFT			0
3425
3426#define TV_CLR_LEVEL		0x6802c
3427/* Controls the DAC level for black */
3428# define TV_BLACK_LEVEL_MASK		0x01ff0000
3429# define TV_BLACK_LEVEL_SHIFT		16
3430/* Controls the DAC level for blanking */
3431# define TV_BLANK_LEVEL_MASK		0x000001ff
3432# define TV_BLANK_LEVEL_SHIFT		0
3433
3434#define TV_H_CTL_1		0x68030
3435/* Number of pixels in the hsync. */
3436# define TV_HSYNC_END_MASK		0x1fff0000
3437# define TV_HSYNC_END_SHIFT		16
3438/* Total number of pixels minus one in the line (display and blanking). */
3439# define TV_HTOTAL_MASK			0x00001fff
3440# define TV_HTOTAL_SHIFT		0
3441
3442#define TV_H_CTL_2		0x68034
3443/* Enables the colorburst (needed for non-component color) */
3444# define TV_BURST_ENA			(1 << 31)
3445/* Offset of the colorburst from the start of hsync, in pixels minus one. */
3446# define TV_HBURST_START_SHIFT		16
3447# define TV_HBURST_START_MASK		0x1fff0000
3448/* Length of the colorburst */
3449# define TV_HBURST_LEN_SHIFT		0
3450# define TV_HBURST_LEN_MASK		0x0001fff
3451
3452#define TV_H_CTL_3		0x68038
3453/* End of hblank, measured in pixels minus one from start of hsync */
3454# define TV_HBLANK_END_SHIFT		16
3455# define TV_HBLANK_END_MASK		0x1fff0000
3456/* Start of hblank, measured in pixels minus one from start of hsync */
3457# define TV_HBLANK_START_SHIFT		0
3458# define TV_HBLANK_START_MASK		0x0001fff
3459
3460#define TV_V_CTL_1		0x6803c
3461/* XXX */
3462# define TV_NBR_END_SHIFT		16
3463# define TV_NBR_END_MASK		0x07ff0000
3464/* XXX */
3465# define TV_VI_END_F1_SHIFT		8
3466# define TV_VI_END_F1_MASK		0x00003f00
3467/* XXX */
3468# define TV_VI_END_F2_SHIFT		0
3469# define TV_VI_END_F2_MASK		0x0000003f
3470
3471#define TV_V_CTL_2		0x68040
3472/* Length of vsync, in half lines */
3473# define TV_VSYNC_LEN_MASK		0x07ff0000
3474# define TV_VSYNC_LEN_SHIFT		16
3475/* Offset of the start of vsync in field 1, measured in one less than the
3476 * number of half lines.
3477 */
3478# define TV_VSYNC_START_F1_MASK		0x00007f00
3479# define TV_VSYNC_START_F1_SHIFT	8
3480/*
3481 * Offset of the start of vsync in field 2, measured in one less than the
3482 * number of half lines.
3483 */
3484# define TV_VSYNC_START_F2_MASK		0x0000007f
3485# define TV_VSYNC_START_F2_SHIFT	0
3486
3487#define TV_V_CTL_3		0x68044
3488/* Enables generation of the equalization signal */
3489# define TV_EQUAL_ENA			(1 << 31)
3490/* Length of vsync, in half lines */
3491# define TV_VEQ_LEN_MASK		0x007f0000
3492# define TV_VEQ_LEN_SHIFT		16
3493/* Offset of the start of equalization in field 1, measured in one less than
3494 * the number of half lines.
3495 */
3496# define TV_VEQ_START_F1_MASK		0x0007f00
3497# define TV_VEQ_START_F1_SHIFT		8
3498/*
3499 * Offset of the start of equalization in field 2, measured in one less than
3500 * the number of half lines.
3501 */
3502# define TV_VEQ_START_F2_MASK		0x000007f
3503# define TV_VEQ_START_F2_SHIFT		0
3504
3505#define TV_V_CTL_4		0x68048
3506/*
3507 * Offset to start of vertical colorburst, measured in one less than the
3508 * number of lines from vertical start.
3509 */
3510# define TV_VBURST_START_F1_MASK	0x003f0000
3511# define TV_VBURST_START_F1_SHIFT	16
3512/*
3513 * Offset to the end of vertical colorburst, measured in one less than the
3514 * number of lines from the start of NBR.
3515 */
3516# define TV_VBURST_END_F1_MASK		0x000000ff
3517# define TV_VBURST_END_F1_SHIFT		0
3518
3519#define TV_V_CTL_5		0x6804c
3520/*
3521 * Offset to start of vertical colorburst, measured in one less than the
3522 * number of lines from vertical start.
3523 */
3524# define TV_VBURST_START_F2_MASK	0x003f0000
3525# define TV_VBURST_START_F2_SHIFT	16
3526/*
3527 * Offset to the end of vertical colorburst, measured in one less than the
3528 * number of lines from the start of NBR.
3529 */
3530# define TV_VBURST_END_F2_MASK		0x000000ff
3531# define TV_VBURST_END_F2_SHIFT		0
3532
3533#define TV_V_CTL_6		0x68050
3534/*
3535 * Offset to start of vertical colorburst, measured in one less than the
3536 * number of lines from vertical start.
3537 */
3538# define TV_VBURST_START_F3_MASK	0x003f0000
3539# define TV_VBURST_START_F3_SHIFT	16
3540/*
3541 * Offset to the end of vertical colorburst, measured in one less than the
3542 * number of lines from the start of NBR.
3543 */
3544# define TV_VBURST_END_F3_MASK		0x000000ff
3545# define TV_VBURST_END_F3_SHIFT		0
3546
3547#define TV_V_CTL_7		0x68054
3548/*
3549 * Offset to start of vertical colorburst, measured in one less than the
3550 * number of lines from vertical start.
3551 */
3552# define TV_VBURST_START_F4_MASK	0x003f0000
3553# define TV_VBURST_START_F4_SHIFT	16
3554/*
3555 * Offset to the end of vertical colorburst, measured in one less than the
3556 * number of lines from the start of NBR.
3557 */
3558# define TV_VBURST_END_F4_MASK		0x000000ff
3559# define TV_VBURST_END_F4_SHIFT		0
3560
3561#define TV_SC_CTL_1		0x68060
3562/* Turns on the first subcarrier phase generation DDA */
3563# define TV_SC_DDA1_EN			(1 << 31)
3564/* Turns on the first subcarrier phase generation DDA */
3565# define TV_SC_DDA2_EN			(1 << 30)
3566/* Turns on the first subcarrier phase generation DDA */
3567# define TV_SC_DDA3_EN			(1 << 29)
3568/* Sets the subcarrier DDA to reset frequency every other field */
3569# define TV_SC_RESET_EVERY_2		(0 << 24)
3570/* Sets the subcarrier DDA to reset frequency every fourth field */
3571# define TV_SC_RESET_EVERY_4		(1 << 24)
3572/* Sets the subcarrier DDA to reset frequency every eighth field */
3573# define TV_SC_RESET_EVERY_8		(2 << 24)
3574/* Sets the subcarrier DDA to never reset the frequency */
3575# define TV_SC_RESET_NEVER		(3 << 24)
3576/* Sets the peak amplitude of the colorburst.*/
3577# define TV_BURST_LEVEL_MASK		0x00ff0000
3578# define TV_BURST_LEVEL_SHIFT		16
3579/* Sets the increment of the first subcarrier phase generation DDA */
3580# define TV_SCDDA1_INC_MASK		0x00000fff
3581# define TV_SCDDA1_INC_SHIFT		0
3582
3583#define TV_SC_CTL_2		0x68064
3584/* Sets the rollover for the second subcarrier phase generation DDA */
3585# define TV_SCDDA2_SIZE_MASK		0x7fff0000
3586# define TV_SCDDA2_SIZE_SHIFT		16
3587/* Sets the increent of the second subcarrier phase generation DDA */
3588# define TV_SCDDA2_INC_MASK		0x00007fff
3589# define TV_SCDDA2_INC_SHIFT		0
3590
3591#define TV_SC_CTL_3		0x68068
3592/* Sets the rollover for the third subcarrier phase generation DDA */
3593# define TV_SCDDA3_SIZE_MASK		0x7fff0000
3594# define TV_SCDDA3_SIZE_SHIFT		16
3595/* Sets the increent of the third subcarrier phase generation DDA */
3596# define TV_SCDDA3_INC_MASK		0x00007fff
3597# define TV_SCDDA3_INC_SHIFT		0
3598
3599#define TV_WIN_POS		0x68070
3600/* X coordinate of the display from the start of horizontal active */
3601# define TV_XPOS_MASK			0x1fff0000
3602# define TV_XPOS_SHIFT			16
3603/* Y coordinate of the display from the start of vertical active (NBR) */
3604# define TV_YPOS_MASK			0x00000fff
3605# define TV_YPOS_SHIFT			0
3606
3607#define TV_WIN_SIZE		0x68074
3608/* Horizontal size of the display window, measured in pixels*/
3609# define TV_XSIZE_MASK			0x1fff0000
3610# define TV_XSIZE_SHIFT			16
3611/*
3612 * Vertical size of the display window, measured in pixels.
3613 *
3614 * Must be even for interlaced modes.
3615 */
3616# define TV_YSIZE_MASK			0x00000fff
3617# define TV_YSIZE_SHIFT			0
3618
3619#define TV_FILTER_CTL_1		0x68080
3620/*
3621 * Enables automatic scaling calculation.
3622 *
3623 * If set, the rest of the registers are ignored, and the calculated values can
3624 * be read back from the register.
3625 */
3626# define TV_AUTO_SCALE			(1 << 31)
3627/*
3628 * Disables the vertical filter.
3629 *
3630 * This is required on modes more than 1024 pixels wide */
3631# define TV_V_FILTER_BYPASS		(1 << 29)
3632/* Enables adaptive vertical filtering */
3633# define TV_VADAPT			(1 << 28)
3634# define TV_VADAPT_MODE_MASK		(3 << 26)
3635/* Selects the least adaptive vertical filtering mode */
3636# define TV_VADAPT_MODE_LEAST		(0 << 26)
3637/* Selects the moderately adaptive vertical filtering mode */
3638# define TV_VADAPT_MODE_MODERATE	(1 << 26)
3639/* Selects the most adaptive vertical filtering mode */
3640# define TV_VADAPT_MODE_MOST		(3 << 26)
3641/*
3642 * Sets the horizontal scaling factor.
3643 *
3644 * This should be the fractional part of the horizontal scaling factor divided
3645 * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
3646 *
3647 * (src width - 1) / ((oversample * dest width) - 1)
3648 */
3649# define TV_HSCALE_FRAC_MASK		0x00003fff
3650# define TV_HSCALE_FRAC_SHIFT		0
3651
3652#define TV_FILTER_CTL_2		0x68084
3653/*
3654 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3655 *
3656 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3657 */
3658# define TV_VSCALE_INT_MASK		0x00038000
3659# define TV_VSCALE_INT_SHIFT		15
3660/*
3661 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3662 *
3663 * \sa TV_VSCALE_INT_MASK
3664 */
3665# define TV_VSCALE_FRAC_MASK		0x00007fff
3666# define TV_VSCALE_FRAC_SHIFT		0
3667
3668#define TV_FILTER_CTL_3		0x68088
3669/*
3670 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3671 *
3672 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3673 *
3674 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3675 */
3676# define TV_VSCALE_IP_INT_MASK		0x00038000
3677# define TV_VSCALE_IP_INT_SHIFT		15
3678/*
3679 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3680 *
3681 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3682 *
3683 * \sa TV_VSCALE_IP_INT_MASK
3684 */
3685# define TV_VSCALE_IP_FRAC_MASK		0x00007fff
3686# define TV_VSCALE_IP_FRAC_SHIFT		0
3687
3688#define TV_CC_CONTROL		0x68090
3689# define TV_CC_ENABLE			(1 << 31)
3690/*
3691 * Specifies which field to send the CC data in.
3692 *
3693 * CC data is usually sent in field 0.
3694 */
3695# define TV_CC_FID_MASK			(1 << 27)
3696# define TV_CC_FID_SHIFT		27
3697/* Sets the horizontal position of the CC data.  Usually 135. */
3698# define TV_CC_HOFF_MASK		0x03ff0000
3699# define TV_CC_HOFF_SHIFT		16
3700/* Sets the vertical position of the CC data.  Usually 21 */
3701# define TV_CC_LINE_MASK		0x0000003f
3702# define TV_CC_LINE_SHIFT		0
3703
3704#define TV_CC_DATA		0x68094
3705# define TV_CC_RDY			(1 << 31)
3706/* Second word of CC data to be transmitted. */
3707# define TV_CC_DATA_2_MASK		0x007f0000
3708# define TV_CC_DATA_2_SHIFT		16
3709/* First word of CC data to be transmitted. */
3710# define TV_CC_DATA_1_MASK		0x0000007f
3711# define TV_CC_DATA_1_SHIFT		0
3712
3713#define TV_H_LUMA_0		0x68100
3714#define TV_H_LUMA_59		0x681ec
3715#define TV_H_CHROMA_0		0x68200
3716#define TV_H_CHROMA_59		0x682ec
3717#define TV_V_LUMA_0		0x68300
3718#define TV_V_LUMA_42		0x683a8
3719#define TV_V_CHROMA_0		0x68400
3720#define TV_V_CHROMA_42		0x684a8
3721
3722/* Display Port */
3723#define DP_A				0x64000 /* eDP */
3724#define DP_B				0x64100
3725#define DP_C				0x64200
3726#define DP_D				0x64300
3727
3728#define   DP_PORT_EN			(1 << 31)
3729#define   DP_PIPEB_SELECT		(1 << 30)
3730#define   DP_PIPE_MASK			(1 << 30)
3731#define   DP_PIPE_SELECT_CHV(pipe)	((pipe) << 16)
3732#define   DP_PIPE_MASK_CHV		(3 << 16)
3733
3734/* Link training mode - select a suitable mode for each stage */
3735#define   DP_LINK_TRAIN_PAT_1		(0 << 28)
3736#define   DP_LINK_TRAIN_PAT_2		(1 << 28)
3737#define   DP_LINK_TRAIN_PAT_IDLE	(2 << 28)
3738#define   DP_LINK_TRAIN_OFF		(3 << 28)
3739#define   DP_LINK_TRAIN_MASK		(3 << 28)
3740#define   DP_LINK_TRAIN_SHIFT		28
3741#define   DP_LINK_TRAIN_PAT_3_CHV	(1 << 14)
3742#define   DP_LINK_TRAIN_MASK_CHV	((3 << 28)|(1<<14))
3743
3744/* CPT Link training mode */
3745#define   DP_LINK_TRAIN_PAT_1_CPT	(0 << 8)
3746#define   DP_LINK_TRAIN_PAT_2_CPT	(1 << 8)
3747#define   DP_LINK_TRAIN_PAT_IDLE_CPT	(2 << 8)
3748#define   DP_LINK_TRAIN_OFF_CPT		(3 << 8)
3749#define   DP_LINK_TRAIN_MASK_CPT	(7 << 8)
3750#define   DP_LINK_TRAIN_SHIFT_CPT	8
3751
3752/* Signal voltages. These are mostly controlled by the other end */
3753#define   DP_VOLTAGE_0_4		(0 << 25)
3754#define   DP_VOLTAGE_0_6		(1 << 25)
3755#define   DP_VOLTAGE_0_8		(2 << 25)
3756#define   DP_VOLTAGE_1_2		(3 << 25)
3757#define   DP_VOLTAGE_MASK		(7 << 25)
3758#define   DP_VOLTAGE_SHIFT		25
3759
3760/* Signal pre-emphasis levels, like voltages, the other end tells us what
3761 * they want
3762 */
3763#define   DP_PRE_EMPHASIS_0		(0 << 22)
3764#define   DP_PRE_EMPHASIS_3_5		(1 << 22)
3765#define   DP_PRE_EMPHASIS_6		(2 << 22)
3766#define   DP_PRE_EMPHASIS_9_5		(3 << 22)
3767#define   DP_PRE_EMPHASIS_MASK		(7 << 22)
3768#define   DP_PRE_EMPHASIS_SHIFT		22
3769
3770/* How many wires to use. I guess 3 was too hard */
3771#define   DP_PORT_WIDTH(width)		(((width) - 1) << 19)
3772#define   DP_PORT_WIDTH_MASK		(7 << 19)
3773
3774/* Mystic DPCD version 1.1 special mode */
3775#define   DP_ENHANCED_FRAMING		(1 << 18)
3776
3777/* eDP */
3778#define   DP_PLL_FREQ_270MHZ		(0 << 16)
3779#define   DP_PLL_FREQ_160MHZ		(1 << 16)
3780#define   DP_PLL_FREQ_MASK		(3 << 16)
3781
3782/* locked once port is enabled */
3783#define   DP_PORT_REVERSAL		(1 << 15)
3784
3785/* eDP */
3786#define   DP_PLL_ENABLE			(1 << 14)
3787
3788/* sends the clock on lane 15 of the PEG for debug */
3789#define   DP_CLOCK_OUTPUT_ENABLE	(1 << 13)
3790
3791#define   DP_SCRAMBLING_DISABLE		(1 << 12)
3792#define   DP_SCRAMBLING_DISABLE_IRONLAKE	(1 << 7)
3793
3794/* limit RGB values to avoid confusing TVs */
3795#define   DP_COLOR_RANGE_16_235		(1 << 8)
3796
3797/* Turn on the audio link */
3798#define   DP_AUDIO_OUTPUT_ENABLE	(1 << 6)
3799
3800/* vs and hs sync polarity */
3801#define   DP_SYNC_VS_HIGH		(1 << 4)
3802#define   DP_SYNC_HS_HIGH		(1 << 3)
3803
3804/* A fantasy */
3805#define   DP_DETECTED			(1 << 2)
3806
3807/* The aux channel provides a way to talk to the
3808 * signal sink for DDC etc. Max packet size supported
3809 * is 20 bytes in each direction, hence the 5 fixed
3810 * data registers
3811 */
3812#define DPA_AUX_CH_CTL			0x64010
3813#define DPA_AUX_CH_DATA1		0x64014
3814#define DPA_AUX_CH_DATA2		0x64018
3815#define DPA_AUX_CH_DATA3		0x6401c
3816#define DPA_AUX_CH_DATA4		0x64020
3817#define DPA_AUX_CH_DATA5		0x64024
3818
3819#define DPB_AUX_CH_CTL			0x64110
3820#define DPB_AUX_CH_DATA1		0x64114
3821#define DPB_AUX_CH_DATA2		0x64118
3822#define DPB_AUX_CH_DATA3		0x6411c
3823#define DPB_AUX_CH_DATA4		0x64120
3824#define DPB_AUX_CH_DATA5		0x64124
3825
3826#define DPC_AUX_CH_CTL			0x64210
3827#define DPC_AUX_CH_DATA1		0x64214
3828#define DPC_AUX_CH_DATA2		0x64218
3829#define DPC_AUX_CH_DATA3		0x6421c
3830#define DPC_AUX_CH_DATA4		0x64220
3831#define DPC_AUX_CH_DATA5		0x64224
3832
3833#define DPD_AUX_CH_CTL			0x64310
3834#define DPD_AUX_CH_DATA1		0x64314
3835#define DPD_AUX_CH_DATA2		0x64318
3836#define DPD_AUX_CH_DATA3		0x6431c
3837#define DPD_AUX_CH_DATA4		0x64320
3838#define DPD_AUX_CH_DATA5		0x64324
3839
3840#define   DP_AUX_CH_CTL_SEND_BUSY	    (1 << 31)
3841#define   DP_AUX_CH_CTL_DONE		    (1 << 30)
3842#define   DP_AUX_CH_CTL_INTERRUPT	    (1 << 29)
3843#define   DP_AUX_CH_CTL_TIME_OUT_ERROR	    (1 << 28)
3844#define   DP_AUX_CH_CTL_TIME_OUT_400us	    (0 << 26)
3845#define   DP_AUX_CH_CTL_TIME_OUT_600us	    (1 << 26)
3846#define   DP_AUX_CH_CTL_TIME_OUT_800us	    (2 << 26)
3847#define   DP_AUX_CH_CTL_TIME_OUT_1600us	    (3 << 26)
3848#define   DP_AUX_CH_CTL_TIME_OUT_MASK	    (3 << 26)
3849#define   DP_AUX_CH_CTL_RECEIVE_ERROR	    (1 << 25)
3850#define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
3851#define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
3852#define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
3853#define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
3854#define   DP_AUX_CH_CTL_AUX_AKSV_SELECT	    (1 << 15)
3855#define   DP_AUX_CH_CTL_MANCHESTER_TEST	    (1 << 14)
3856#define   DP_AUX_CH_CTL_SYNC_TEST	    (1 << 13)
3857#define   DP_AUX_CH_CTL_DEGLITCH_TEST	    (1 << 12)
3858#define   DP_AUX_CH_CTL_PRECHARGE_TEST	    (1 << 11)
3859#define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
3860#define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
3861#define   DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL	(1 << 14)
3862#define   DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL	(1 << 13)
3863#define   DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL	(1 << 12)
3864#define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
3865#define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
3866#define   DP_AUX_CH_CTL_SYNC_PULSE_SKL(c)   ((c) - 1)
3867
3868/*
3869 * Computing GMCH M and N values for the Display Port link
3870 *
3871 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3872 *
3873 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3874 *
3875 * The GMCH value is used internally
3876 *
3877 * bytes_per_pixel is the number of bytes coming out of the plane,
3878 * which is after the LUTs, so we want the bytes for our color format.
3879 * For our current usage, this is always 3, one byte for R, G and B.
3880 */
3881#define _PIPEA_DATA_M_G4X	0x70050
3882#define _PIPEB_DATA_M_G4X	0x71050
3883
3884/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
3885#define  TU_SIZE(x)             (((x)-1) << 25) /* default size 64 */
3886#define  TU_SIZE_SHIFT		25
3887#define  TU_SIZE_MASK           (0x3f << 25)
3888
3889#define  DATA_LINK_M_N_MASK	(0xffffff)
3890#define  DATA_LINK_N_MAX	(0x800000)
3891
3892#define _PIPEA_DATA_N_G4X	0x70054
3893#define _PIPEB_DATA_N_G4X	0x71054
3894#define   PIPE_GMCH_DATA_N_MASK			(0xffffff)
3895
3896/*
3897 * Computing Link M and N values for the Display Port link
3898 *
3899 * Link M / N = pixel_clock / ls_clk
3900 *
3901 * (the DP spec calls pixel_clock the 'strm_clk')
3902 *
3903 * The Link value is transmitted in the Main Stream
3904 * Attributes and VB-ID.
3905 */
3906
3907#define _PIPEA_LINK_M_G4X	0x70060
3908#define _PIPEB_LINK_M_G4X	0x71060
3909#define   PIPEA_DP_LINK_M_MASK			(0xffffff)
3910
3911#define _PIPEA_LINK_N_G4X	0x70064
3912#define _PIPEB_LINK_N_G4X	0x71064
3913#define   PIPEA_DP_LINK_N_MASK			(0xffffff)
3914
3915#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3916#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3917#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3918#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
3919
3920/* Display & cursor control */
3921
3922/* Pipe A */
3923#define _PIPEADSL		0x70000
3924#define   DSL_LINEMASK_GEN2	0x00000fff
3925#define   DSL_LINEMASK_GEN3	0x00001fff
3926#define _PIPEACONF		0x70008
3927#define   PIPECONF_ENABLE	(1<<31)
3928#define   PIPECONF_DISABLE	0
3929#define   PIPECONF_DOUBLE_WIDE	(1<<30)
3930#define   I965_PIPECONF_ACTIVE	(1<<30)
3931#define   PIPECONF_DSI_PLL_LOCKED	(1<<29) /* vlv & pipe A only */
3932#define   PIPECONF_FRAME_START_DELAY_MASK (3<<27)
3933#define   PIPECONF_SINGLE_WIDE	0
3934#define   PIPECONF_PIPE_UNLOCKED 0
3935#define   PIPECONF_PIPE_LOCKED	(1<<25)
3936#define   PIPECONF_PALETTE	0
3937#define   PIPECONF_GAMMA		(1<<24)
3938#define   PIPECONF_FORCE_BORDER	(1<<25)
3939#define   PIPECONF_INTERLACE_MASK	(7 << 21)
3940#define   PIPECONF_INTERLACE_MASK_HSW	(3 << 21)
3941/* Note that pre-gen3 does not support interlaced display directly. Panel
3942 * fitting must be disabled on pre-ilk for interlaced. */
3943#define   PIPECONF_PROGRESSIVE			(0 << 21)
3944#define   PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL	(4 << 21) /* gen4 only */
3945#define   PIPECONF_INTERLACE_W_SYNC_SHIFT	(5 << 21) /* gen4 only */
3946#define   PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
3947#define   PIPECONF_INTERLACE_FIELD_0_ONLY	(7 << 21) /* gen3 only */
3948/* Ironlake and later have a complete new set of values for interlaced. PFIT
3949 * means panel fitter required, PF means progressive fetch, DBL means power
3950 * saving pixel doubling. */
3951#define   PIPECONF_PFIT_PF_INTERLACED_ILK	(1 << 21)
3952#define   PIPECONF_INTERLACED_ILK		(3 << 21)
3953#define   PIPECONF_INTERLACED_DBL_ILK		(4 << 21) /* ilk/snb only */
3954#define   PIPECONF_PFIT_PF_INTERLACED_DBL_ILK	(5 << 21) /* ilk/snb only */
3955#define   PIPECONF_INTERLACE_MODE_MASK		(7 << 21)
3956#define   PIPECONF_EDP_RR_MODE_SWITCH		(1 << 20)
3957#define   PIPECONF_CXSR_DOWNCLOCK	(1<<16)
3958#define   PIPECONF_EDP_RR_MODE_SWITCH_VLV	(1 << 14)
3959#define   PIPECONF_COLOR_RANGE_SELECT	(1 << 13)
3960#define   PIPECONF_BPC_MASK	(0x7 << 5)
3961#define   PIPECONF_8BPC		(0<<5)
3962#define   PIPECONF_10BPC	(1<<5)
3963#define   PIPECONF_6BPC		(2<<5)
3964#define   PIPECONF_12BPC	(3<<5)
3965#define   PIPECONF_DITHER_EN	(1<<4)
3966#define   PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3967#define   PIPECONF_DITHER_TYPE_SP (0<<2)
3968#define   PIPECONF_DITHER_TYPE_ST1 (1<<2)
3969#define   PIPECONF_DITHER_TYPE_ST2 (2<<2)
3970#define   PIPECONF_DITHER_TYPE_TEMP (3<<2)
3971#define _PIPEASTAT		0x70024
3972#define   PIPE_FIFO_UNDERRUN_STATUS		(1UL<<31)
3973#define   SPRITE1_FLIP_DONE_INT_EN_VLV		(1UL<<30)
3974#define   PIPE_CRC_ERROR_ENABLE			(1UL<<29)
3975#define   PIPE_CRC_DONE_ENABLE			(1UL<<28)
3976#define   PERF_COUNTER2_INTERRUPT_EN		(1UL<<27)
3977#define   PIPE_GMBUS_EVENT_ENABLE		(1UL<<27)
3978#define   PLANE_FLIP_DONE_INT_EN_VLV		(1UL<<26)
3979#define   PIPE_HOTPLUG_INTERRUPT_ENABLE		(1UL<<26)
3980#define   PIPE_VSYNC_INTERRUPT_ENABLE		(1UL<<25)
3981#define   PIPE_DISPLAY_LINE_COMPARE_ENABLE	(1UL<<24)
3982#define   PIPE_DPST_EVENT_ENABLE		(1UL<<23)
3983#define   SPRITE0_FLIP_DONE_INT_EN_VLV		(1UL<<22)
3984#define   PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL<<22)
3985#define   PIPE_ODD_FIELD_INTERRUPT_ENABLE	(1UL<<21)
3986#define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE	(1UL<<20)
3987#define   PIPE_B_PSR_INTERRUPT_ENABLE_VLV	(1UL<<19)
3988#define   PERF_COUNTER_INTERRUPT_EN		(1UL<<19)
3989#define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE	(1UL<<18) /* pre-965 */
3990#define   PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL<<18) /* 965 or later */
3991#define   PIPE_FRAMESTART_INTERRUPT_ENABLE	(1UL<<17)
3992#define   PIPE_VBLANK_INTERRUPT_ENABLE		(1UL<<17)
3993#define   PIPEA_HBLANK_INT_EN_VLV		(1UL<<16)
3994#define   PIPE_OVERLAY_UPDATED_ENABLE		(1UL<<16)
3995#define   SPRITE1_FLIP_DONE_INT_STATUS_VLV	(1UL<<15)
3996#define   SPRITE0_FLIP_DONE_INT_STATUS_VLV	(1UL<<14)
3997#define   PIPE_CRC_ERROR_INTERRUPT_STATUS	(1UL<<13)
3998#define   PIPE_CRC_DONE_INTERRUPT_STATUS	(1UL<<12)
3999#define   PERF_COUNTER2_INTERRUPT_STATUS	(1UL<<11)
4000#define   PIPE_GMBUS_INTERRUPT_STATUS		(1UL<<11)
4001#define   PLANE_FLIP_DONE_INT_STATUS_VLV	(1UL<<10)
4002#define   PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL<<10)
4003#define   PIPE_VSYNC_INTERRUPT_STATUS		(1UL<<9)
4004#define   PIPE_DISPLAY_LINE_COMPARE_STATUS	(1UL<<8)
4005#define   PIPE_DPST_EVENT_STATUS		(1UL<<7)
4006#define   PIPE_A_PSR_STATUS_VLV			(1UL<<6)
4007#define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL<<6)
4008#define   PIPE_ODD_FIELD_INTERRUPT_STATUS	(1UL<<5)
4009#define   PIPE_EVEN_FIELD_INTERRUPT_STATUS	(1UL<<4)
4010#define   PIPE_B_PSR_STATUS_VLV			(1UL<<3)
4011#define   PERF_COUNTER_INTERRUPT_STATUS		(1UL<<3)
4012#define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS	(1UL<<2) /* pre-965 */
4013#define   PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL<<2) /* 965 or later */
4014#define   PIPE_FRAMESTART_INTERRUPT_STATUS	(1UL<<1)
4015#define   PIPE_VBLANK_INTERRUPT_STATUS		(1UL<<1)
4016#define   PIPE_HBLANK_INT_STATUS		(1UL<<0)
4017#define   PIPE_OVERLAY_UPDATED_STATUS		(1UL<<0)
4018
4019#define PIPESTAT_INT_ENABLE_MASK		0x7fff0000
4020#define PIPESTAT_INT_STATUS_MASK		0x0000ffff
4021
4022#define PIPE_A_OFFSET		0x70000
4023#define PIPE_B_OFFSET		0x71000
4024#define PIPE_C_OFFSET		0x72000
4025#define CHV_PIPE_C_OFFSET	0x74000
4026/*
4027 * There's actually no pipe EDP. Some pipe registers have
4028 * simply shifted from the pipe to the transcoder, while
4029 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4030 * to access such registers in transcoder EDP.
4031 */
4032#define PIPE_EDP_OFFSET	0x7f000
4033
4034#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4035	dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4036	dev_priv->info.display_mmio_offset)
4037
4038#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4039#define PIPEDSL(pipe)  _PIPE2(pipe, _PIPEADSL)
4040#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4041#define PIPEFRAMEPIXEL(pipe)  _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4042#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
4043
4044#define _PIPE_MISC_A			0x70030
4045#define _PIPE_MISC_B			0x71030
4046#define   PIPEMISC_DITHER_BPC_MASK	(7<<5)
4047#define   PIPEMISC_DITHER_8_BPC		(0<<5)
4048#define   PIPEMISC_DITHER_10_BPC	(1<<5)
4049#define   PIPEMISC_DITHER_6_BPC		(2<<5)
4050#define   PIPEMISC_DITHER_12_BPC	(3<<5)
4051#define   PIPEMISC_DITHER_ENABLE	(1<<4)
4052#define   PIPEMISC_DITHER_TYPE_MASK	(3<<2)
4053#define   PIPEMISC_DITHER_TYPE_SP	(0<<2)
4054#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
4055
4056#define VLV_DPFLIPSTAT				(VLV_DISPLAY_BASE + 0x70028)
4057#define   PIPEB_LINE_COMPARE_INT_EN		(1<<29)
4058#define   PIPEB_HLINE_INT_EN			(1<<28)
4059#define   PIPEB_VBLANK_INT_EN			(1<<27)
4060#define   SPRITED_FLIP_DONE_INT_EN		(1<<26)
4061#define   SPRITEC_FLIP_DONE_INT_EN		(1<<25)
4062#define   PLANEB_FLIP_DONE_INT_EN		(1<<24)
4063#define   PIPE_PSR_INT_EN			(1<<22)
4064#define   PIPEA_LINE_COMPARE_INT_EN		(1<<21)
4065#define   PIPEA_HLINE_INT_EN			(1<<20)
4066#define   PIPEA_VBLANK_INT_EN			(1<<19)
4067#define   SPRITEB_FLIP_DONE_INT_EN		(1<<18)
4068#define   SPRITEA_FLIP_DONE_INT_EN		(1<<17)
4069#define   PLANEA_FLIPDONE_INT_EN		(1<<16)
4070#define   PIPEC_LINE_COMPARE_INT_EN		(1<<13)
4071#define   PIPEC_HLINE_INT_EN			(1<<12)
4072#define   PIPEC_VBLANK_INT_EN			(1<<11)
4073#define   SPRITEF_FLIPDONE_INT_EN		(1<<10)
4074#define   SPRITEE_FLIPDONE_INT_EN		(1<<9)
4075#define   PLANEC_FLIPDONE_INT_EN		(1<<8)
4076
4077#define DPINVGTT				(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4078#define   SPRITEF_INVALID_GTT_INT_EN		(1<<27)
4079#define   SPRITEE_INVALID_GTT_INT_EN		(1<<26)
4080#define   PLANEC_INVALID_GTT_INT_EN		(1<<25)
4081#define   CURSORC_INVALID_GTT_INT_EN		(1<<24)
4082#define   CURSORB_INVALID_GTT_INT_EN		(1<<23)
4083#define   CURSORA_INVALID_GTT_INT_EN		(1<<22)
4084#define   SPRITED_INVALID_GTT_INT_EN		(1<<21)
4085#define   SPRITEC_INVALID_GTT_INT_EN		(1<<20)
4086#define   PLANEB_INVALID_GTT_INT_EN		(1<<19)
4087#define   SPRITEB_INVALID_GTT_INT_EN		(1<<18)
4088#define   SPRITEA_INVALID_GTT_INT_EN		(1<<17)
4089#define   PLANEA_INVALID_GTT_INT_EN		(1<<16)
4090#define   DPINVGTT_EN_MASK			0xff0000
4091#define   DPINVGTT_EN_MASK_CHV			0xfff0000
4092#define   SPRITEF_INVALID_GTT_STATUS		(1<<11)
4093#define   SPRITEE_INVALID_GTT_STATUS		(1<<10)
4094#define   PLANEC_INVALID_GTT_STATUS		(1<<9)
4095#define   CURSORC_INVALID_GTT_STATUS		(1<<8)
4096#define   CURSORB_INVALID_GTT_STATUS		(1<<7)
4097#define   CURSORA_INVALID_GTT_STATUS		(1<<6)
4098#define   SPRITED_INVALID_GTT_STATUS		(1<<5)
4099#define   SPRITEC_INVALID_GTT_STATUS		(1<<4)
4100#define   PLANEB_INVALID_GTT_STATUS		(1<<3)
4101#define   SPRITEB_INVALID_GTT_STATUS		(1<<2)
4102#define   SPRITEA_INVALID_GTT_STATUS		(1<<1)
4103#define   PLANEA_INVALID_GTT_STATUS		(1<<0)
4104#define   DPINVGTT_STATUS_MASK			0xff
4105#define   DPINVGTT_STATUS_MASK_CHV		0xfff
4106
4107#define DSPARB			(dev_priv->info.display_mmio_offset + 0x70030)
4108#define   DSPARB_CSTART_MASK	(0x7f << 7)
4109#define   DSPARB_CSTART_SHIFT	7
4110#define   DSPARB_BSTART_MASK	(0x7f)
4111#define   DSPARB_BSTART_SHIFT	0
4112#define   DSPARB_BEND_SHIFT	9 /* on 855 */
4113#define   DSPARB_AEND_SHIFT	0
4114
4115#define DSPARB2			(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4116#define DSPARB3			(VLV_DISPLAY_BASE + 0x7006c) /* chv */
4117
4118/* pnv/gen4/g4x/vlv/chv */
4119#define DSPFW1			(dev_priv->info.display_mmio_offset + 0x70034)
4120#define   DSPFW_SR_SHIFT		23
4121#define   DSPFW_SR_MASK			(0x1ff<<23)
4122#define   DSPFW_CURSORB_SHIFT		16
4123#define   DSPFW_CURSORB_MASK		(0x3f<<16)
4124#define   DSPFW_PLANEB_SHIFT		8
4125#define   DSPFW_PLANEB_MASK		(0x7f<<8)
4126#define   DSPFW_PLANEB_MASK_VLV		(0xff<<8) /* vlv/chv */
4127#define   DSPFW_PLANEA_SHIFT		0
4128#define   DSPFW_PLANEA_MASK		(0x7f<<0)
4129#define   DSPFW_PLANEA_MASK_VLV		(0xff<<0) /* vlv/chv */
4130#define DSPFW2			(dev_priv->info.display_mmio_offset + 0x70038)
4131#define   DSPFW_FBC_SR_EN		(1<<31)	  /* g4x */
4132#define   DSPFW_FBC_SR_SHIFT		28
4133#define   DSPFW_FBC_SR_MASK		(0x7<<28) /* g4x */
4134#define   DSPFW_FBC_HPLL_SR_SHIFT	24
4135#define   DSPFW_FBC_HPLL_SR_MASK	(0xf<<24) /* g4x */
4136#define   DSPFW_SPRITEB_SHIFT		(16)
4137#define   DSPFW_SPRITEB_MASK		(0x7f<<16) /* g4x */
4138#define   DSPFW_SPRITEB_MASK_VLV	(0xff<<16) /* vlv/chv */
4139#define   DSPFW_CURSORA_SHIFT		8
4140#define   DSPFW_CURSORA_MASK		(0x3f<<8)
4141#define   DSPFW_PLANEC_OLD_SHIFT	0
4142#define   DSPFW_PLANEC_OLD_MASK		(0x7f<<0) /* pre-gen4 sprite C */
4143#define   DSPFW_SPRITEA_SHIFT		0
4144#define   DSPFW_SPRITEA_MASK		(0x7f<<0) /* g4x */
4145#define   DSPFW_SPRITEA_MASK_VLV	(0xff<<0) /* vlv/chv */
4146#define DSPFW3			(dev_priv->info.display_mmio_offset + 0x7003c)
4147#define   DSPFW_HPLL_SR_EN		(1<<31)
4148#define   PINEVIEW_SELF_REFRESH_EN	(1<<30)
4149#define   DSPFW_CURSOR_SR_SHIFT		24
4150#define   DSPFW_CURSOR_SR_MASK		(0x3f<<24)
4151#define   DSPFW_HPLL_CURSOR_SHIFT	16
4152#define   DSPFW_HPLL_CURSOR_MASK	(0x3f<<16)
4153#define   DSPFW_HPLL_SR_SHIFT		0
4154#define   DSPFW_HPLL_SR_MASK		(0x1ff<<0)
4155
4156/* vlv/chv */
4157#define DSPFW4			(VLV_DISPLAY_BASE + 0x70070)
4158#define   DSPFW_SPRITEB_WM1_SHIFT	16
4159#define   DSPFW_SPRITEB_WM1_MASK	(0xff<<16)
4160#define   DSPFW_CURSORA_WM1_SHIFT	8
4161#define   DSPFW_CURSORA_WM1_MASK	(0x3f<<8)
4162#define   DSPFW_SPRITEA_WM1_SHIFT	0
4163#define   DSPFW_SPRITEA_WM1_MASK	(0xff<<0)
4164#define DSPFW5			(VLV_DISPLAY_BASE + 0x70074)
4165#define   DSPFW_PLANEB_WM1_SHIFT	24
4166#define   DSPFW_PLANEB_WM1_MASK		(0xff<<24)
4167#define   DSPFW_PLANEA_WM1_SHIFT	16
4168#define   DSPFW_PLANEA_WM1_MASK		(0xff<<16)
4169#define   DSPFW_CURSORB_WM1_SHIFT	8
4170#define   DSPFW_CURSORB_WM1_MASK	(0x3f<<8)
4171#define   DSPFW_CURSOR_SR_WM1_SHIFT	0
4172#define   DSPFW_CURSOR_SR_WM1_MASK	(0x3f<<0)
4173#define DSPFW6			(VLV_DISPLAY_BASE + 0x70078)
4174#define   DSPFW_SR_WM1_SHIFT		0
4175#define   DSPFW_SR_WM1_MASK		(0x1ff<<0)
4176#define DSPFW7			(VLV_DISPLAY_BASE + 0x7007c)
4177#define DSPFW7_CHV		(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4178#define   DSPFW_SPRITED_WM1_SHIFT	24
4179#define   DSPFW_SPRITED_WM1_MASK	(0xff<<24)
4180#define   DSPFW_SPRITED_SHIFT		16
4181#define   DSPFW_SPRITED_MASK_VLV	(0xff<<16)
4182#define   DSPFW_SPRITEC_WM1_SHIFT	8
4183#define   DSPFW_SPRITEC_WM1_MASK	(0xff<<8)
4184#define   DSPFW_SPRITEC_SHIFT		0
4185#define   DSPFW_SPRITEC_MASK_VLV	(0xff<<0)
4186#define DSPFW8_CHV		(VLV_DISPLAY_BASE + 0x700b8)
4187#define   DSPFW_SPRITEF_WM1_SHIFT	24
4188#define   DSPFW_SPRITEF_WM1_MASK	(0xff<<24)
4189#define   DSPFW_SPRITEF_SHIFT		16
4190#define   DSPFW_SPRITEF_MASK_VLV	(0xff<<16)
4191#define   DSPFW_SPRITEE_WM1_SHIFT	8
4192#define   DSPFW_SPRITEE_WM1_MASK	(0xff<<8)
4193#define   DSPFW_SPRITEE_SHIFT		0
4194#define   DSPFW_SPRITEE_MASK_VLV	(0xff<<0)
4195#define DSPFW9_CHV		(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4196#define   DSPFW_PLANEC_WM1_SHIFT	24
4197#define   DSPFW_PLANEC_WM1_MASK		(0xff<<24)
4198#define   DSPFW_PLANEC_SHIFT		16
4199#define   DSPFW_PLANEC_MASK_VLV		(0xff<<16)
4200#define   DSPFW_CURSORC_WM1_SHIFT	8
4201#define   DSPFW_CURSORC_WM1_MASK	(0x3f<<16)
4202#define   DSPFW_CURSORC_SHIFT		0
4203#define   DSPFW_CURSORC_MASK		(0x3f<<0)
4204
4205/* vlv/chv high order bits */
4206#define DSPHOWM			(VLV_DISPLAY_BASE + 0x70064)
4207#define   DSPFW_SR_HI_SHIFT		24
4208#define   DSPFW_SR_HI_MASK		(3<<24) /* 2 bits for chv, 1 for vlv */
4209#define   DSPFW_SPRITEF_HI_SHIFT	23
4210#define   DSPFW_SPRITEF_HI_MASK		(1<<23)
4211#define   DSPFW_SPRITEE_HI_SHIFT	22
4212#define   DSPFW_SPRITEE_HI_MASK		(1<<22)
4213#define   DSPFW_PLANEC_HI_SHIFT		21
4214#define   DSPFW_PLANEC_HI_MASK		(1<<21)
4215#define   DSPFW_SPRITED_HI_SHIFT	20
4216#define   DSPFW_SPRITED_HI_MASK		(1<<20)
4217#define   DSPFW_SPRITEC_HI_SHIFT	16
4218#define   DSPFW_SPRITEC_HI_MASK		(1<<16)
4219#define   DSPFW_PLANEB_HI_SHIFT		12
4220#define   DSPFW_PLANEB_HI_MASK		(1<<12)
4221#define   DSPFW_SPRITEB_HI_SHIFT	8
4222#define   DSPFW_SPRITEB_HI_MASK		(1<<8)
4223#define   DSPFW_SPRITEA_HI_SHIFT	4
4224#define   DSPFW_SPRITEA_HI_MASK		(1<<4)
4225#define   DSPFW_PLANEA_HI_SHIFT		0
4226#define   DSPFW_PLANEA_HI_MASK		(1<<0)
4227#define DSPHOWM1		(VLV_DISPLAY_BASE + 0x70068)
4228#define   DSPFW_SR_WM1_HI_SHIFT		24
4229#define   DSPFW_SR_WM1_HI_MASK		(3<<24) /* 2 bits for chv, 1 for vlv */
4230#define   DSPFW_SPRITEF_WM1_HI_SHIFT	23
4231#define   DSPFW_SPRITEF_WM1_HI_MASK	(1<<23)
4232#define   DSPFW_SPRITEE_WM1_HI_SHIFT	22
4233#define   DSPFW_SPRITEE_WM1_HI_MASK	(1<<22)
4234#define   DSPFW_PLANEC_WM1_HI_SHIFT	21
4235#define   DSPFW_PLANEC_WM1_HI_MASK	(1<<21)
4236#define   DSPFW_SPRITED_WM1_HI_SHIFT	20
4237#define   DSPFW_SPRITED_WM1_HI_MASK	(1<<20)
4238#define   DSPFW_SPRITEC_WM1_HI_SHIFT	16
4239#define   DSPFW_SPRITEC_WM1_HI_MASK	(1<<16)
4240#define   DSPFW_PLANEB_WM1_HI_SHIFT	12
4241#define   DSPFW_PLANEB_WM1_HI_MASK	(1<<12)
4242#define   DSPFW_SPRITEB_WM1_HI_SHIFT	8
4243#define   DSPFW_SPRITEB_WM1_HI_MASK	(1<<8)
4244#define   DSPFW_SPRITEA_WM1_HI_SHIFT	4
4245#define   DSPFW_SPRITEA_WM1_HI_MASK	(1<<4)
4246#define   DSPFW_PLANEA_WM1_HI_SHIFT	0
4247#define   DSPFW_PLANEA_WM1_HI_MASK	(1<<0)
4248
4249/* drain latency register values*/
4250#define VLV_DDL(pipe)			(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4251#define DDL_CURSOR_SHIFT		24
4252#define DDL_SPRITE_SHIFT(sprite)	(8+8*(sprite))
4253#define DDL_PLANE_SHIFT			0
4254#define DDL_PRECISION_HIGH		(1<<7)
4255#define DDL_PRECISION_LOW		(0<<7)
4256#define DRAIN_LATENCY_MASK		0x7f
4257
4258#define CBR1_VLV			(VLV_DISPLAY_BASE + 0x70400)
4259#define  CBR_PND_DEADLINE_DISABLE	(1<<31)
4260
4261/* FIFO watermark sizes etc */
4262#define G4X_FIFO_LINE_SIZE	64
4263#define I915_FIFO_LINE_SIZE	64
4264#define I830_FIFO_LINE_SIZE	32
4265
4266#define VALLEYVIEW_FIFO_SIZE	255
4267#define G4X_FIFO_SIZE		127
4268#define I965_FIFO_SIZE		512
4269#define I945_FIFO_SIZE		127
4270#define I915_FIFO_SIZE		95
4271#define I855GM_FIFO_SIZE	127 /* In cachelines */
4272#define I830_FIFO_SIZE		95
4273
4274#define VALLEYVIEW_MAX_WM	0xff
4275#define G4X_MAX_WM		0x3f
4276#define I915_MAX_WM		0x3f
4277
4278#define PINEVIEW_DISPLAY_FIFO	512 /* in 64byte unit */
4279#define PINEVIEW_FIFO_LINE_SIZE	64
4280#define PINEVIEW_MAX_WM		0x1ff
4281#define PINEVIEW_DFT_WM		0x3f
4282#define PINEVIEW_DFT_HPLLOFF_WM	0
4283#define PINEVIEW_GUARD_WM		10
4284#define PINEVIEW_CURSOR_FIFO		64
4285#define PINEVIEW_CURSOR_MAX_WM	0x3f
4286#define PINEVIEW_CURSOR_DFT_WM	0
4287#define PINEVIEW_CURSOR_GUARD_WM	5
4288
4289#define VALLEYVIEW_CURSOR_MAX_WM 64
4290#define I965_CURSOR_FIFO	64
4291#define I965_CURSOR_MAX_WM	32
4292#define I965_CURSOR_DFT_WM	8
4293
4294/* Watermark register definitions for SKL */
4295#define CUR_WM_A_0		0x70140
4296#define CUR_WM_B_0		0x71140
4297#define PLANE_WM_1_A_0		0x70240
4298#define PLANE_WM_1_B_0		0x71240
4299#define PLANE_WM_2_A_0		0x70340
4300#define PLANE_WM_2_B_0		0x71340
4301#define PLANE_WM_TRANS_1_A_0	0x70268
4302#define PLANE_WM_TRANS_1_B_0	0x71268
4303#define PLANE_WM_TRANS_2_A_0	0x70368
4304#define PLANE_WM_TRANS_2_B_0	0x71368
4305#define CUR_WM_TRANS_A_0	0x70168
4306#define CUR_WM_TRANS_B_0	0x71168
4307#define   PLANE_WM_EN		(1 << 31)
4308#define   PLANE_WM_LINES_SHIFT	14
4309#define   PLANE_WM_LINES_MASK	0x1f
4310#define   PLANE_WM_BLOCKS_MASK	0x3ff
4311
4312#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4313#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4314#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4315
4316#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4317#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4318#define _PLANE_WM_BASE(pipe, plane)	\
4319			_PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4320#define PLANE_WM(pipe, plane, level)	\
4321			(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4322#define _PLANE_WM_TRANS_1(pipe)	\
4323			_PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4324#define _PLANE_WM_TRANS_2(pipe)	\
4325			_PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4326#define PLANE_WM_TRANS(pipe, plane)	\
4327		_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4328
4329/* define the Watermark register on Ironlake */
4330#define WM0_PIPEA_ILK		0x45100
4331#define  WM0_PIPE_PLANE_MASK	(0xffff<<16)
4332#define  WM0_PIPE_PLANE_SHIFT	16
4333#define  WM0_PIPE_SPRITE_MASK	(0xff<<8)
4334#define  WM0_PIPE_SPRITE_SHIFT	8
4335#define  WM0_PIPE_CURSOR_MASK	(0xff)
4336
4337#define WM0_PIPEB_ILK		0x45104
4338#define WM0_PIPEC_IVB		0x45200
4339#define WM1_LP_ILK		0x45108
4340#define  WM1_LP_SR_EN		(1<<31)
4341#define  WM1_LP_LATENCY_SHIFT	24
4342#define  WM1_LP_LATENCY_MASK	(0x7f<<24)
4343#define  WM1_LP_FBC_MASK	(0xf<<20)
4344#define  WM1_LP_FBC_SHIFT	20
4345#define  WM1_LP_FBC_SHIFT_BDW	19
4346#define  WM1_LP_SR_MASK		(0x7ff<<8)
4347#define  WM1_LP_SR_SHIFT	8
4348#define  WM1_LP_CURSOR_MASK	(0xff)
4349#define WM2_LP_ILK		0x4510c
4350#define  WM2_LP_EN		(1<<31)
4351#define WM3_LP_ILK		0x45110
4352#define  WM3_LP_EN		(1<<31)
4353#define WM1S_LP_ILK		0x45120
4354#define WM2S_LP_IVB		0x45124
4355#define WM3S_LP_IVB		0x45128
4356#define  WM1S_LP_EN		(1<<31)
4357
4358#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4359	(WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4360	 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4361
4362/* Memory latency timer register */
4363#define MLTR_ILK		0x11222
4364#define  MLTR_WM1_SHIFT		0
4365#define  MLTR_WM2_SHIFT		8
4366/* the unit of memory self-refresh latency time is 0.5us */
4367#define  ILK_SRLT_MASK		0x3f
4368
4369
4370/* the address where we get all kinds of latency value */
4371#define SSKPD			0x5d10
4372#define SSKPD_WM_MASK		0x3f
4373#define SSKPD_WM0_SHIFT		0
4374#define SSKPD_WM1_SHIFT		8
4375#define SSKPD_WM2_SHIFT		16
4376#define SSKPD_WM3_SHIFT		24
4377
4378/*
4379 * The two pipe frame counter registers are not synchronized, so
4380 * reading a stable value is somewhat tricky. The following code
4381 * should work:
4382 *
4383 *  do {
4384 *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4385 *             PIPE_FRAME_HIGH_SHIFT;
4386 *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4387 *             PIPE_FRAME_LOW_SHIFT);
4388 *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4389 *             PIPE_FRAME_HIGH_SHIFT);
4390 *  } while (high1 != high2);
4391 *  frame = (high1 << 8) | low1;
4392 */
4393#define _PIPEAFRAMEHIGH          0x70040
4394#define   PIPE_FRAME_HIGH_MASK    0x0000ffff
4395#define   PIPE_FRAME_HIGH_SHIFT   0
4396#define _PIPEAFRAMEPIXEL         0x70044
4397#define   PIPE_FRAME_LOW_MASK     0xff000000
4398#define   PIPE_FRAME_LOW_SHIFT    24
4399#define   PIPE_PIXEL_MASK         0x00ffffff
4400#define   PIPE_PIXEL_SHIFT        0
4401/* GM45+ just has to be different */
4402#define _PIPEA_FRMCOUNT_GM45	0x70040
4403#define _PIPEA_FLIPCOUNT_GM45	0x70044
4404#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
4405#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
4406
4407/* Cursor A & B regs */
4408#define _CURACNTR		0x70080
4409/* Old style CUR*CNTR flags (desktop 8xx) */
4410#define   CURSOR_ENABLE		0x80000000
4411#define   CURSOR_GAMMA_ENABLE	0x40000000
4412#define   CURSOR_STRIDE_SHIFT	28
4413#define   CURSOR_STRIDE(x)	((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
4414#define   CURSOR_PIPE_CSC_ENABLE (1<<24)
4415#define   CURSOR_FORMAT_SHIFT	24
4416#define   CURSOR_FORMAT_MASK	(0x07 << CURSOR_FORMAT_SHIFT)
4417#define   CURSOR_FORMAT_2C	(0x00 << CURSOR_FORMAT_SHIFT)
4418#define   CURSOR_FORMAT_3C	(0x01 << CURSOR_FORMAT_SHIFT)
4419#define   CURSOR_FORMAT_4C	(0x02 << CURSOR_FORMAT_SHIFT)
4420#define   CURSOR_FORMAT_ARGB	(0x04 << CURSOR_FORMAT_SHIFT)
4421#define   CURSOR_FORMAT_XRGB	(0x05 << CURSOR_FORMAT_SHIFT)
4422/* New style CUR*CNTR flags */
4423#define   CURSOR_MODE		0x27
4424#define   CURSOR_MODE_DISABLE   0x00
4425#define   CURSOR_MODE_128_32B_AX 0x02
4426#define   CURSOR_MODE_256_32B_AX 0x03
4427#define   CURSOR_MODE_64_32B_AX 0x07
4428#define   CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4429#define   CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
4430#define   CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
4431#define   MCURSOR_PIPE_SELECT	(1 << 28)
4432#define   MCURSOR_PIPE_A	0x00
4433#define   MCURSOR_PIPE_B	(1 << 28)
4434#define   MCURSOR_GAMMA_ENABLE  (1 << 26)
4435#define   CURSOR_ROTATE_180	(1<<15)
4436#define   CURSOR_TRICKLE_FEED_DISABLE	(1 << 14)
4437#define _CURABASE		0x70084
4438#define _CURAPOS		0x70088
4439#define   CURSOR_POS_MASK       0x007FF
4440#define   CURSOR_POS_SIGN       0x8000
4441#define   CURSOR_X_SHIFT        0
4442#define   CURSOR_Y_SHIFT        16
4443#define CURSIZE			0x700a0
4444#define _CURBCNTR		0x700c0
4445#define _CURBBASE		0x700c4
4446#define _CURBPOS		0x700c8
4447
4448#define _CURBCNTR_IVB		0x71080
4449#define _CURBBASE_IVB		0x71084
4450#define _CURBPOS_IVB		0x71088
4451
4452#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4453	dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4454	dev_priv->info.display_mmio_offset)
4455
4456#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4457#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4458#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4459
4460#define CURSOR_A_OFFSET 0x70080
4461#define CURSOR_B_OFFSET 0x700c0
4462#define CHV_CURSOR_C_OFFSET 0x700e0
4463#define IVB_CURSOR_B_OFFSET 0x71080
4464#define IVB_CURSOR_C_OFFSET 0x72080
4465
4466/* Display A control */
4467#define _DSPACNTR				0x70180
4468#define   DISPLAY_PLANE_ENABLE			(1<<31)
4469#define   DISPLAY_PLANE_DISABLE			0
4470#define   DISPPLANE_GAMMA_ENABLE		(1<<30)
4471#define   DISPPLANE_GAMMA_DISABLE		0
4472#define   DISPPLANE_PIXFORMAT_MASK		(0xf<<26)
4473#define   DISPPLANE_YUV422			(0x0<<26)
4474#define   DISPPLANE_8BPP			(0x2<<26)
4475#define   DISPPLANE_BGRA555			(0x3<<26)
4476#define   DISPPLANE_BGRX555			(0x4<<26)
4477#define   DISPPLANE_BGRX565			(0x5<<26)
4478#define   DISPPLANE_BGRX888			(0x6<<26)
4479#define   DISPPLANE_BGRA888			(0x7<<26)
4480#define   DISPPLANE_RGBX101010			(0x8<<26)
4481#define   DISPPLANE_RGBA101010			(0x9<<26)
4482#define   DISPPLANE_BGRX101010			(0xa<<26)
4483#define   DISPPLANE_RGBX161616			(0xc<<26)
4484#define   DISPPLANE_RGBX888			(0xe<<26)
4485#define   DISPPLANE_RGBA888			(0xf<<26)
4486#define   DISPPLANE_STEREO_ENABLE		(1<<25)
4487#define   DISPPLANE_STEREO_DISABLE		0
4488#define   DISPPLANE_PIPE_CSC_ENABLE		(1<<24)
4489#define   DISPPLANE_SEL_PIPE_SHIFT		24
4490#define   DISPPLANE_SEL_PIPE_MASK		(3<<DISPPLANE_SEL_PIPE_SHIFT)
4491#define   DISPPLANE_SEL_PIPE_A			0
4492#define   DISPPLANE_SEL_PIPE_B			(1<<DISPPLANE_SEL_PIPE_SHIFT)
4493#define   DISPPLANE_SRC_KEY_ENABLE		(1<<22)
4494#define   DISPPLANE_SRC_KEY_DISABLE		0
4495#define   DISPPLANE_LINE_DOUBLE			(1<<20)
4496#define   DISPPLANE_NO_LINE_DOUBLE		0
4497#define   DISPPLANE_STEREO_POLARITY_FIRST	0
4498#define   DISPPLANE_STEREO_POLARITY_SECOND	(1<<18)
4499#define   DISPPLANE_ALPHA_PREMULTIPLY		(1<<16) /* CHV pipe B */
4500#define   DISPPLANE_ROTATE_180			(1<<15)
4501#define   DISPPLANE_TRICKLE_FEED_DISABLE	(1<<14) /* Ironlake */
4502#define   DISPPLANE_TILED			(1<<10)
4503#define   DISPPLANE_MIRROR			(1<<8) /* CHV pipe B */
4504#define _DSPAADDR				0x70184
4505#define _DSPASTRIDE				0x70188
4506#define _DSPAPOS				0x7018C /* reserved */
4507#define _DSPASIZE				0x70190
4508#define _DSPASURF				0x7019C /* 965+ only */
4509#define _DSPATILEOFF				0x701A4 /* 965+ only */
4510#define _DSPAOFFSET				0x701A4 /* HSW */
4511#define _DSPASURFLIVE				0x701AC
4512
4513#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4514#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4515#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4516#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4517#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4518#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4519#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
4520#define DSPLINOFF(plane) DSPADDR(plane)
4521#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4522#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
4523
4524/* CHV pipe B blender and primary plane */
4525#define _CHV_BLEND_A		0x60a00
4526#define   CHV_BLEND_LEGACY		(0<<30)
4527#define   CHV_BLEND_ANDROID		(1<<30)
4528#define   CHV_BLEND_MPO			(2<<30)
4529#define   CHV_BLEND_MASK		(3<<30)
4530#define _CHV_CANVAS_A		0x60a04
4531#define _PRIMPOS_A		0x60a08
4532#define _PRIMSIZE_A		0x60a0c
4533#define _PRIMCNSTALPHA_A	0x60a10
4534#define   PRIM_CONST_ALPHA_ENABLE	(1<<31)
4535
4536#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4537#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4538#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4539#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4540#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4541
4542/* Display/Sprite base address macros */
4543#define DISP_BASEADDR_MASK	(0xfffff000)
4544#define I915_LO_DISPBASE(val)	(val & ~DISP_BASEADDR_MASK)
4545#define I915_HI_DISPBASE(val)	(val & DISP_BASEADDR_MASK)
4546
4547/* VBIOS flags */
4548#define SWF00			(dev_priv->info.display_mmio_offset + 0x71410)
4549#define SWF01			(dev_priv->info.display_mmio_offset + 0x71414)
4550#define SWF02			(dev_priv->info.display_mmio_offset + 0x71418)
4551#define SWF03			(dev_priv->info.display_mmio_offset + 0x7141c)
4552#define SWF04			(dev_priv->info.display_mmio_offset + 0x71420)
4553#define SWF05			(dev_priv->info.display_mmio_offset + 0x71424)
4554#define SWF06			(dev_priv->info.display_mmio_offset + 0x71428)
4555#define SWF10			(dev_priv->info.display_mmio_offset + 0x70410)
4556#define SWF11			(dev_priv->info.display_mmio_offset + 0x70414)
4557#define SWF14			(dev_priv->info.display_mmio_offset + 0x71420)
4558#define SWF30			(dev_priv->info.display_mmio_offset + 0x72414)
4559#define SWF31			(dev_priv->info.display_mmio_offset + 0x72418)
4560#define SWF32			(dev_priv->info.display_mmio_offset + 0x7241c)
4561
4562/* Pipe B */
4563#define _PIPEBDSL		(dev_priv->info.display_mmio_offset + 0x71000)
4564#define _PIPEBCONF		(dev_priv->info.display_mmio_offset + 0x71008)
4565#define _PIPEBSTAT		(dev_priv->info.display_mmio_offset + 0x71024)
4566#define _PIPEBFRAMEHIGH		0x71040
4567#define _PIPEBFRAMEPIXEL	0x71044
4568#define _PIPEB_FRMCOUNT_GM45	(dev_priv->info.display_mmio_offset + 0x71040)
4569#define _PIPEB_FLIPCOUNT_GM45	(dev_priv->info.display_mmio_offset + 0x71044)
4570
4571
4572/* Display B control */
4573#define _DSPBCNTR		(dev_priv->info.display_mmio_offset + 0x71180)
4574#define   DISPPLANE_ALPHA_TRANS_ENABLE		(1<<15)
4575#define   DISPPLANE_ALPHA_TRANS_DISABLE		0
4576#define   DISPPLANE_SPRITE_ABOVE_DISPLAY	0
4577#define   DISPPLANE_SPRITE_ABOVE_OVERLAY	(1)
4578#define _DSPBADDR		(dev_priv->info.display_mmio_offset + 0x71184)
4579#define _DSPBSTRIDE		(dev_priv->info.display_mmio_offset + 0x71188)
4580#define _DSPBPOS		(dev_priv->info.display_mmio_offset + 0x7118C)
4581#define _DSPBSIZE		(dev_priv->info.display_mmio_offset + 0x71190)
4582#define _DSPBSURF		(dev_priv->info.display_mmio_offset + 0x7119C)
4583#define _DSPBTILEOFF		(dev_priv->info.display_mmio_offset + 0x711A4)
4584#define _DSPBOFFSET		(dev_priv->info.display_mmio_offset + 0x711A4)
4585#define _DSPBSURFLIVE		(dev_priv->info.display_mmio_offset + 0x711AC)
4586
4587/* Sprite A control */
4588#define _DVSACNTR		0x72180
4589#define   DVS_ENABLE		(1<<31)
4590#define   DVS_GAMMA_ENABLE	(1<<30)
4591#define   DVS_PIXFORMAT_MASK	(3<<25)
4592#define   DVS_FORMAT_YUV422	(0<<25)
4593#define   DVS_FORMAT_RGBX101010	(1<<25)
4594#define   DVS_FORMAT_RGBX888	(2<<25)
4595#define   DVS_FORMAT_RGBX161616	(3<<25)
4596#define   DVS_PIPE_CSC_ENABLE   (1<<24)
4597#define   DVS_SOURCE_KEY	(1<<22)
4598#define   DVS_RGB_ORDER_XBGR	(1<<20)
4599#define   DVS_YUV_BYTE_ORDER_MASK (3<<16)
4600#define   DVS_YUV_ORDER_YUYV	(0<<16)
4601#define   DVS_YUV_ORDER_UYVY	(1<<16)
4602#define   DVS_YUV_ORDER_YVYU	(2<<16)
4603#define   DVS_YUV_ORDER_VYUY	(3<<16)
4604#define   DVS_ROTATE_180	(1<<15)
4605#define   DVS_DEST_KEY		(1<<2)
4606#define   DVS_TRICKLE_FEED_DISABLE (1<<14)
4607#define   DVS_TILED		(1<<10)
4608#define _DVSALINOFF		0x72184
4609#define _DVSASTRIDE		0x72188
4610#define _DVSAPOS		0x7218c
4611#define _DVSASIZE		0x72190
4612#define _DVSAKEYVAL		0x72194
4613#define _DVSAKEYMSK		0x72198
4614#define _DVSASURF		0x7219c
4615#define _DVSAKEYMAXVAL		0x721a0
4616#define _DVSATILEOFF		0x721a4
4617#define _DVSASURFLIVE		0x721ac
4618#define _DVSASCALE		0x72204
4619#define   DVS_SCALE_ENABLE	(1<<31)
4620#define   DVS_FILTER_MASK	(3<<29)
4621#define   DVS_FILTER_MEDIUM	(0<<29)
4622#define   DVS_FILTER_ENHANCING	(1<<29)
4623#define   DVS_FILTER_SOFTENING	(2<<29)
4624#define   DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4625#define   DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4626#define _DVSAGAMC		0x72300
4627
4628#define _DVSBCNTR		0x73180
4629#define _DVSBLINOFF		0x73184
4630#define _DVSBSTRIDE		0x73188
4631#define _DVSBPOS		0x7318c
4632#define _DVSBSIZE		0x73190
4633#define _DVSBKEYVAL		0x73194
4634#define _DVSBKEYMSK		0x73198
4635#define _DVSBSURF		0x7319c
4636#define _DVSBKEYMAXVAL		0x731a0
4637#define _DVSBTILEOFF		0x731a4
4638#define _DVSBSURFLIVE		0x731ac
4639#define _DVSBSCALE		0x73204
4640#define _DVSBGAMC		0x73300
4641
4642#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4643#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4644#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4645#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4646#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
4647#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
4648#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4649#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4650#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
4651#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4652#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
4653#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
4654
4655#define _SPRA_CTL		0x70280
4656#define   SPRITE_ENABLE			(1<<31)
4657#define   SPRITE_GAMMA_ENABLE		(1<<30)
4658#define   SPRITE_PIXFORMAT_MASK		(7<<25)
4659#define   SPRITE_FORMAT_YUV422		(0<<25)
4660#define   SPRITE_FORMAT_RGBX101010	(1<<25)
4661#define   SPRITE_FORMAT_RGBX888		(2<<25)
4662#define   SPRITE_FORMAT_RGBX161616	(3<<25)
4663#define   SPRITE_FORMAT_YUV444		(4<<25)
4664#define   SPRITE_FORMAT_XR_BGR101010	(5<<25) /* Extended range */
4665#define   SPRITE_PIPE_CSC_ENABLE	(1<<24)
4666#define   SPRITE_SOURCE_KEY		(1<<22)
4667#define   SPRITE_RGB_ORDER_RGBX		(1<<20) /* only for 888 and 161616 */
4668#define   SPRITE_YUV_TO_RGB_CSC_DISABLE	(1<<19)
4669#define   SPRITE_YUV_CSC_FORMAT_BT709	(1<<18) /* 0 is BT601 */
4670#define   SPRITE_YUV_BYTE_ORDER_MASK	(3<<16)
4671#define   SPRITE_YUV_ORDER_YUYV		(0<<16)
4672#define   SPRITE_YUV_ORDER_UYVY		(1<<16)
4673#define   SPRITE_YUV_ORDER_YVYU		(2<<16)
4674#define   SPRITE_YUV_ORDER_VYUY		(3<<16)
4675#define   SPRITE_ROTATE_180		(1<<15)
4676#define   SPRITE_TRICKLE_FEED_DISABLE	(1<<14)
4677#define   SPRITE_INT_GAMMA_ENABLE	(1<<13)
4678#define   SPRITE_TILED			(1<<10)
4679#define   SPRITE_DEST_KEY		(1<<2)
4680#define _SPRA_LINOFF		0x70284
4681#define _SPRA_STRIDE		0x70288
4682#define _SPRA_POS		0x7028c
4683#define _SPRA_SIZE		0x70290
4684#define _SPRA_KEYVAL		0x70294
4685#define _SPRA_KEYMSK		0x70298
4686#define _SPRA_SURF		0x7029c
4687#define _SPRA_KEYMAX		0x702a0
4688#define _SPRA_TILEOFF		0x702a4
4689#define _SPRA_OFFSET		0x702a4
4690#define _SPRA_SURFLIVE		0x702ac
4691#define _SPRA_SCALE		0x70304
4692#define   SPRITE_SCALE_ENABLE	(1<<31)
4693#define   SPRITE_FILTER_MASK	(3<<29)
4694#define   SPRITE_FILTER_MEDIUM	(0<<29)
4695#define   SPRITE_FILTER_ENHANCING	(1<<29)
4696#define   SPRITE_FILTER_SOFTENING	(2<<29)
4697#define   SPRITE_VERTICAL_OFFSET_HALF	(1<<28) /* must be enabled below */
4698#define   SPRITE_VERTICAL_OFFSET_ENABLE	(1<<27)
4699#define _SPRA_GAMC		0x70400
4700
4701#define _SPRB_CTL		0x71280
4702#define _SPRB_LINOFF		0x71284
4703#define _SPRB_STRIDE		0x71288
4704#define _SPRB_POS		0x7128c
4705#define _SPRB_SIZE		0x71290
4706#define _SPRB_KEYVAL		0x71294
4707#define _SPRB_KEYMSK		0x71298
4708#define _SPRB_SURF		0x7129c
4709#define _SPRB_KEYMAX		0x712a0
4710#define _SPRB_TILEOFF		0x712a4
4711#define _SPRB_OFFSET		0x712a4
4712#define _SPRB_SURFLIVE		0x712ac
4713#define _SPRB_SCALE		0x71304
4714#define _SPRB_GAMC		0x71400
4715
4716#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4717#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4718#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4719#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4720#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4721#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4722#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4723#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4724#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4725#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
4726#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
4727#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4728#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
4729#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
4730
4731#define _SPACNTR		(VLV_DISPLAY_BASE + 0x72180)
4732#define   SP_ENABLE			(1<<31)
4733#define   SP_GAMMA_ENABLE		(1<<30)
4734#define   SP_PIXFORMAT_MASK		(0xf<<26)
4735#define   SP_FORMAT_YUV422		(0<<26)
4736#define   SP_FORMAT_BGR565		(5<<26)
4737#define   SP_FORMAT_BGRX8888		(6<<26)
4738#define   SP_FORMAT_BGRA8888		(7<<26)
4739#define   SP_FORMAT_RGBX1010102		(8<<26)
4740#define   SP_FORMAT_RGBA1010102		(9<<26)
4741#define   SP_FORMAT_RGBX8888		(0xe<<26)
4742#define   SP_FORMAT_RGBA8888		(0xf<<26)
4743#define   SP_ALPHA_PREMULTIPLY		(1<<23) /* CHV pipe B */
4744#define   SP_SOURCE_KEY			(1<<22)
4745#define   SP_YUV_BYTE_ORDER_MASK	(3<<16)
4746#define   SP_YUV_ORDER_YUYV		(0<<16)
4747#define   SP_YUV_ORDER_UYVY		(1<<16)
4748#define   SP_YUV_ORDER_YVYU		(2<<16)
4749#define   SP_YUV_ORDER_VYUY		(3<<16)
4750#define   SP_ROTATE_180			(1<<15)
4751#define   SP_TILED			(1<<10)
4752#define   SP_MIRROR			(1<<8) /* CHV pipe B */
4753#define _SPALINOFF		(VLV_DISPLAY_BASE + 0x72184)
4754#define _SPASTRIDE		(VLV_DISPLAY_BASE + 0x72188)
4755#define _SPAPOS			(VLV_DISPLAY_BASE + 0x7218c)
4756#define _SPASIZE		(VLV_DISPLAY_BASE + 0x72190)
4757#define _SPAKEYMINVAL		(VLV_DISPLAY_BASE + 0x72194)
4758#define _SPAKEYMSK		(VLV_DISPLAY_BASE + 0x72198)
4759#define _SPASURF		(VLV_DISPLAY_BASE + 0x7219c)
4760#define _SPAKEYMAXVAL		(VLV_DISPLAY_BASE + 0x721a0)
4761#define _SPATILEOFF		(VLV_DISPLAY_BASE + 0x721a4)
4762#define _SPACONSTALPHA		(VLV_DISPLAY_BASE + 0x721a8)
4763#define   SP_CONST_ALPHA_ENABLE		(1<<31)
4764#define _SPAGAMC		(VLV_DISPLAY_BASE + 0x721f4)
4765
4766#define _SPBCNTR		(VLV_DISPLAY_BASE + 0x72280)
4767#define _SPBLINOFF		(VLV_DISPLAY_BASE + 0x72284)
4768#define _SPBSTRIDE		(VLV_DISPLAY_BASE + 0x72288)
4769#define _SPBPOS			(VLV_DISPLAY_BASE + 0x7228c)
4770#define _SPBSIZE		(VLV_DISPLAY_BASE + 0x72290)
4771#define _SPBKEYMINVAL		(VLV_DISPLAY_BASE + 0x72294)
4772#define _SPBKEYMSK		(VLV_DISPLAY_BASE + 0x72298)
4773#define _SPBSURF		(VLV_DISPLAY_BASE + 0x7229c)
4774#define _SPBKEYMAXVAL		(VLV_DISPLAY_BASE + 0x722a0)
4775#define _SPBTILEOFF		(VLV_DISPLAY_BASE + 0x722a4)
4776#define _SPBCONSTALPHA		(VLV_DISPLAY_BASE + 0x722a8)
4777#define _SPBGAMC		(VLV_DISPLAY_BASE + 0x722f4)
4778
4779#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4780#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4781#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4782#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4783#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4784#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4785#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4786#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4787#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4788#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4789#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4790#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4791
4792/*
4793 * CHV pipe B sprite CSC
4794 *
4795 * |cr|   |c0 c1 c2|   |cr + cr_ioff|   |cr_ooff|
4796 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4797 * |cb|   |c6 c7 c8|   |cb + cr_ioff|   |cb_ooff|
4798 */
4799#define SPCSCYGOFF(sprite)	(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4800#define SPCSCCBOFF(sprite)	(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4801#define SPCSCCROFF(sprite)	(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4802#define  SPCSC_OOFF(x)		(((x) & 0x7ff) << 16) /* s11 */
4803#define  SPCSC_IOFF(x)		(((x) & 0x7ff) << 0) /* s11 */
4804
4805#define SPCSCC01(sprite)	(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4806#define SPCSCC23(sprite)	(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4807#define SPCSCC45(sprite)	(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4808#define SPCSCC67(sprite)	(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4809#define SPCSCC8(sprite)		(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4810#define  SPCSC_C1(x)		(((x) & 0x7fff) << 16) /* s3.12 */
4811#define  SPCSC_C0(x)		(((x) & 0x7fff) << 0) /* s3.12 */
4812
4813#define SPCSCYGICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4814#define SPCSCCBICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4815#define SPCSCCRICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4816#define  SPCSC_IMAX(x)		(((x) & 0x7ff) << 16) /* s11 */
4817#define  SPCSC_IMIN(x)		(((x) & 0x7ff) << 0) /* s11 */
4818
4819#define SPCSCYGOCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4820#define SPCSCCBOCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4821#define SPCSCCROCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4822#define  SPCSC_OMAX(x)		((x) << 16) /* u10 */
4823#define  SPCSC_OMIN(x)		((x) << 0) /* u10 */
4824
4825/* Skylake plane registers */
4826
4827#define _PLANE_CTL_1_A				0x70180
4828#define _PLANE_CTL_2_A				0x70280
4829#define _PLANE_CTL_3_A				0x70380
4830#define   PLANE_CTL_ENABLE			(1 << 31)
4831#define   PLANE_CTL_PIPE_GAMMA_ENABLE		(1 << 30)
4832#define   PLANE_CTL_FORMAT_MASK			(0xf << 24)
4833#define   PLANE_CTL_FORMAT_YUV422		(  0 << 24)
4834#define   PLANE_CTL_FORMAT_NV12			(  1 << 24)
4835#define   PLANE_CTL_FORMAT_XRGB_2101010		(  2 << 24)
4836#define   PLANE_CTL_FORMAT_XRGB_8888		(  4 << 24)
4837#define   PLANE_CTL_FORMAT_XRGB_16161616F	(  6 << 24)
4838#define   PLANE_CTL_FORMAT_AYUV			(  8 << 24)
4839#define   PLANE_CTL_FORMAT_INDEXED		( 12 << 24)
4840#define   PLANE_CTL_FORMAT_RGB_565		( 14 << 24)
4841#define   PLANE_CTL_PIPE_CSC_ENABLE		(1 << 23)
4842#define   PLANE_CTL_KEY_ENABLE_MASK		(0x3 << 21)
4843#define   PLANE_CTL_KEY_ENABLE_SOURCE		(  1 << 21)
4844#define   PLANE_CTL_KEY_ENABLE_DESTINATION	(  2 << 21)
4845#define   PLANE_CTL_ORDER_BGRX			(0 << 20)
4846#define   PLANE_CTL_ORDER_RGBX			(1 << 20)
4847#define   PLANE_CTL_YUV422_ORDER_MASK		(0x3 << 16)
4848#define   PLANE_CTL_YUV422_YUYV			(  0 << 16)
4849#define   PLANE_CTL_YUV422_UYVY			(  1 << 16)
4850#define   PLANE_CTL_YUV422_YVYU			(  2 << 16)
4851#define   PLANE_CTL_YUV422_VYUY			(  3 << 16)
4852#define   PLANE_CTL_DECOMPRESSION_ENABLE	(1 << 15)
4853#define   PLANE_CTL_TRICKLE_FEED_DISABLE	(1 << 14)
4854#define   PLANE_CTL_PLANE_GAMMA_DISABLE		(1 << 13)
4855#define   PLANE_CTL_TILED_MASK			(0x7 << 10)
4856#define   PLANE_CTL_TILED_LINEAR		(  0 << 10)
4857#define   PLANE_CTL_TILED_X			(  1 << 10)
4858#define   PLANE_CTL_TILED_Y			(  4 << 10)
4859#define   PLANE_CTL_TILED_YF			(  5 << 10)
4860#define   PLANE_CTL_ALPHA_MASK			(0x3 << 4)
4861#define   PLANE_CTL_ALPHA_DISABLE		(  0 << 4)
4862#define   PLANE_CTL_ALPHA_SW_PREMULTIPLY	(  2 << 4)
4863#define   PLANE_CTL_ALPHA_HW_PREMULTIPLY	(  3 << 4)
4864#define   PLANE_CTL_ROTATE_MASK			0x3
4865#define   PLANE_CTL_ROTATE_0			0x0
4866#define   PLANE_CTL_ROTATE_180			0x2
4867#define _PLANE_STRIDE_1_A			0x70188
4868#define _PLANE_STRIDE_2_A			0x70288
4869#define _PLANE_STRIDE_3_A			0x70388
4870#define _PLANE_POS_1_A				0x7018c
4871#define _PLANE_POS_2_A				0x7028c
4872#define _PLANE_POS_3_A				0x7038c
4873#define _PLANE_SIZE_1_A				0x70190
4874#define _PLANE_SIZE_2_A				0x70290
4875#define _PLANE_SIZE_3_A				0x70390
4876#define _PLANE_SURF_1_A				0x7019c
4877#define _PLANE_SURF_2_A				0x7029c
4878#define _PLANE_SURF_3_A				0x7039c
4879#define _PLANE_OFFSET_1_A			0x701a4
4880#define _PLANE_OFFSET_2_A			0x702a4
4881#define _PLANE_OFFSET_3_A			0x703a4
4882#define _PLANE_KEYVAL_1_A			0x70194
4883#define _PLANE_KEYVAL_2_A			0x70294
4884#define _PLANE_KEYMSK_1_A			0x70198
4885#define _PLANE_KEYMSK_2_A			0x70298
4886#define _PLANE_KEYMAX_1_A			0x701a0
4887#define _PLANE_KEYMAX_2_A			0x702a0
4888#define _PLANE_BUF_CFG_1_A			0x7027c
4889#define _PLANE_BUF_CFG_2_A			0x7037c
4890
4891#define _PLANE_CTL_1_B				0x71180
4892#define _PLANE_CTL_2_B				0x71280
4893#define _PLANE_CTL_3_B				0x71380
4894#define _PLANE_CTL_1(pipe)	_PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4895#define _PLANE_CTL_2(pipe)	_PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4896#define _PLANE_CTL_3(pipe)	_PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4897#define PLANE_CTL(pipe, plane)	\
4898	_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4899
4900#define _PLANE_STRIDE_1_B			0x71188
4901#define _PLANE_STRIDE_2_B			0x71288
4902#define _PLANE_STRIDE_3_B			0x71388
4903#define _PLANE_STRIDE_1(pipe)	\
4904	_PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4905#define _PLANE_STRIDE_2(pipe)	\
4906	_PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4907#define _PLANE_STRIDE_3(pipe)	\
4908	_PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4909#define PLANE_STRIDE(pipe, plane)	\
4910	_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4911
4912#define _PLANE_POS_1_B				0x7118c
4913#define _PLANE_POS_2_B				0x7128c
4914#define _PLANE_POS_3_B				0x7138c
4915#define _PLANE_POS_1(pipe)	_PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4916#define _PLANE_POS_2(pipe)	_PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4917#define _PLANE_POS_3(pipe)	_PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4918#define PLANE_POS(pipe, plane)	\
4919	_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4920
4921#define _PLANE_SIZE_1_B				0x71190
4922#define _PLANE_SIZE_2_B				0x71290
4923#define _PLANE_SIZE_3_B				0x71390
4924#define _PLANE_SIZE_1(pipe)	_PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4925#define _PLANE_SIZE_2(pipe)	_PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4926#define _PLANE_SIZE_3(pipe)	_PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4927#define PLANE_SIZE(pipe, plane)	\
4928	_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4929
4930#define _PLANE_SURF_1_B				0x7119c
4931#define _PLANE_SURF_2_B				0x7129c
4932#define _PLANE_SURF_3_B				0x7139c
4933#define _PLANE_SURF_1(pipe)	_PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4934#define _PLANE_SURF_2(pipe)	_PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4935#define _PLANE_SURF_3(pipe)	_PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4936#define PLANE_SURF(pipe, plane)	\
4937	_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4938
4939#define _PLANE_OFFSET_1_B			0x711a4
4940#define _PLANE_OFFSET_2_B			0x712a4
4941#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4942#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4943#define PLANE_OFFSET(pipe, plane)	\
4944	_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4945
4946#define _PLANE_KEYVAL_1_B			0x71194
4947#define _PLANE_KEYVAL_2_B			0x71294
4948#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4949#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4950#define PLANE_KEYVAL(pipe, plane)	\
4951	_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4952
4953#define _PLANE_KEYMSK_1_B			0x71198
4954#define _PLANE_KEYMSK_2_B			0x71298
4955#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4956#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4957#define PLANE_KEYMSK(pipe, plane)	\
4958	_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4959
4960#define _PLANE_KEYMAX_1_B			0x711a0
4961#define _PLANE_KEYMAX_2_B			0x712a0
4962#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4963#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4964#define PLANE_KEYMAX(pipe, plane)	\
4965	_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4966
4967#define _PLANE_BUF_CFG_1_B			0x7127c
4968#define _PLANE_BUF_CFG_2_B			0x7137c
4969#define _PLANE_BUF_CFG_1(pipe)	\
4970	_PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4971#define _PLANE_BUF_CFG_2(pipe)	\
4972	_PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4973#define PLANE_BUF_CFG(pipe, plane)	\
4974	_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4975
4976/* SKL new cursor registers */
4977#define _CUR_BUF_CFG_A				0x7017c
4978#define _CUR_BUF_CFG_B				0x7117c
4979#define CUR_BUF_CFG(pipe)	_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4980
4981/* VBIOS regs */
4982#define VGACNTRL		0x71400
4983# define VGA_DISP_DISABLE			(1 << 31)
4984# define VGA_2X_MODE				(1 << 30)
4985# define VGA_PIPE_B_SELECT			(1 << 29)
4986
4987#define VLV_VGACNTRL		(VLV_DISPLAY_BASE + 0x71400)
4988
4989/* Ironlake */
4990
4991#define CPU_VGACNTRL	0x41000
4992
4993#define DIGITAL_PORT_HOTPLUG_CNTRL      0x44030
4994#define  DIGITAL_PORTA_HOTPLUG_ENABLE           (1 << 4)
4995#define  DIGITAL_PORTA_SHORT_PULSE_2MS          (0 << 2)
4996#define  DIGITAL_PORTA_SHORT_PULSE_4_5MS        (1 << 2)
4997#define  DIGITAL_PORTA_SHORT_PULSE_6MS          (2 << 2)
4998#define  DIGITAL_PORTA_SHORT_PULSE_100MS        (3 << 2)
4999#define  DIGITAL_PORTA_NO_DETECT                (0 << 0)
5000#define  DIGITAL_PORTA_LONG_PULSE_DETECT_MASK   (1 << 1)
5001#define  DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK  (1 << 0)
5002
5003/* refresh rate hardware control */
5004#define RR_HW_CTL       0x45300
5005#define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
5006#define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
5007
5008#define FDI_PLL_BIOS_0  0x46000
5009#define  FDI_PLL_FB_CLOCK_MASK  0xff
5010#define FDI_PLL_BIOS_1  0x46004
5011#define FDI_PLL_BIOS_2  0x46008
5012#define DISPLAY_PORT_PLL_BIOS_0         0x4600c
5013#define DISPLAY_PORT_PLL_BIOS_1         0x46010
5014#define DISPLAY_PORT_PLL_BIOS_2         0x46014
5015
5016#define PCH_3DCGDIS0		0x46020
5017# define MARIUNIT_CLOCK_GATE_DISABLE		(1 << 18)
5018# define SVSMUNIT_CLOCK_GATE_DISABLE		(1 << 1)
5019
5020#define PCH_3DCGDIS1		0x46024
5021# define VFMUNIT_CLOCK_GATE_DISABLE		(1 << 11)
5022
5023#define FDI_PLL_FREQ_CTL        0x46030
5024#define  FDI_PLL_FREQ_CHANGE_REQUEST    (1<<24)
5025#define  FDI_PLL_FREQ_LOCK_LIMIT_MASK   0xfff00
5026#define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK  0xff
5027
5028
5029#define _PIPEA_DATA_M1		0x60030
5030#define  PIPE_DATA_M1_OFFSET    0
5031#define _PIPEA_DATA_N1		0x60034
5032#define  PIPE_DATA_N1_OFFSET    0
5033
5034#define _PIPEA_DATA_M2		0x60038
5035#define  PIPE_DATA_M2_OFFSET    0
5036#define _PIPEA_DATA_N2		0x6003c
5037#define  PIPE_DATA_N2_OFFSET    0
5038
5039#define _PIPEA_LINK_M1		0x60040
5040#define  PIPE_LINK_M1_OFFSET    0
5041#define _PIPEA_LINK_N1		0x60044
5042#define  PIPE_LINK_N1_OFFSET    0
5043
5044#define _PIPEA_LINK_M2		0x60048
5045#define  PIPE_LINK_M2_OFFSET    0
5046#define _PIPEA_LINK_N2		0x6004c
5047#define  PIPE_LINK_N2_OFFSET    0
5048
5049/* PIPEB timing regs are same start from 0x61000 */
5050
5051#define _PIPEB_DATA_M1		0x61030
5052#define _PIPEB_DATA_N1		0x61034
5053#define _PIPEB_DATA_M2		0x61038
5054#define _PIPEB_DATA_N2		0x6103c
5055#define _PIPEB_LINK_M1		0x61040
5056#define _PIPEB_LINK_N1		0x61044
5057#define _PIPEB_LINK_M2		0x61048
5058#define _PIPEB_LINK_N2		0x6104c
5059
5060#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5061#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5062#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5063#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5064#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5065#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5066#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5067#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
5068
5069/* CPU panel fitter */
5070/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5071#define _PFA_CTL_1               0x68080
5072#define _PFB_CTL_1               0x68880
5073#define  PF_ENABLE              (1<<31)
5074#define  PF_PIPE_SEL_MASK_IVB	(3<<29)
5075#define  PF_PIPE_SEL_IVB(pipe)	((pipe)<<29)
5076#define  PF_FILTER_MASK		(3<<23)
5077#define  PF_FILTER_PROGRAMMED	(0<<23)
5078#define  PF_FILTER_MED_3x3	(1<<23)
5079#define  PF_FILTER_EDGE_ENHANCE	(2<<23)
5080#define  PF_FILTER_EDGE_SOFTEN	(3<<23)
5081#define _PFA_WIN_SZ		0x68074
5082#define _PFB_WIN_SZ		0x68874
5083#define _PFA_WIN_POS		0x68070
5084#define _PFB_WIN_POS		0x68870
5085#define _PFA_VSCALE		0x68084
5086#define _PFB_VSCALE		0x68884
5087#define _PFA_HSCALE		0x68090
5088#define _PFB_HSCALE		0x68890
5089
5090#define PF_CTL(pipe)		_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5091#define PF_WIN_SZ(pipe)		_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5092#define PF_WIN_POS(pipe)	_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5093#define PF_VSCALE(pipe)		_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5094#define PF_HSCALE(pipe)		_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
5095
5096#define _PSA_CTL		0x68180
5097#define _PSB_CTL		0x68980
5098#define PS_ENABLE		(1<<31)
5099#define _PSA_WIN_SZ		0x68174
5100#define _PSB_WIN_SZ		0x68974
5101#define _PSA_WIN_POS		0x68170
5102#define _PSB_WIN_POS		0x68970
5103
5104#define PS_CTL(pipe)		_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5105#define PS_WIN_SZ(pipe)		_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5106#define PS_WIN_POS(pipe)	_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5107
5108/* legacy palette */
5109#define _LGC_PALETTE_A           0x4a000
5110#define _LGC_PALETTE_B           0x4a800
5111#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
5112
5113#define _GAMMA_MODE_A		0x4a480
5114#define _GAMMA_MODE_B		0x4ac80
5115#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5116#define GAMMA_MODE_MODE_MASK	(3 << 0)
5117#define GAMMA_MODE_MODE_8BIT	(0 << 0)
5118#define GAMMA_MODE_MODE_10BIT	(1 << 0)
5119#define GAMMA_MODE_MODE_12BIT	(2 << 0)
5120#define GAMMA_MODE_MODE_SPLIT	(3 << 0)
5121
5122/* interrupts */
5123#define DE_MASTER_IRQ_CONTROL   (1 << 31)
5124#define DE_SPRITEB_FLIP_DONE    (1 << 29)
5125#define DE_SPRITEA_FLIP_DONE    (1 << 28)
5126#define DE_PLANEB_FLIP_DONE     (1 << 27)
5127#define DE_PLANEA_FLIP_DONE     (1 << 26)
5128#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
5129#define DE_PCU_EVENT            (1 << 25)
5130#define DE_GTT_FAULT            (1 << 24)
5131#define DE_POISON               (1 << 23)
5132#define DE_PERFORM_COUNTER      (1 << 22)
5133#define DE_PCH_EVENT            (1 << 21)
5134#define DE_AUX_CHANNEL_A        (1 << 20)
5135#define DE_DP_A_HOTPLUG         (1 << 19)
5136#define DE_GSE                  (1 << 18)
5137#define DE_PIPEB_VBLANK         (1 << 15)
5138#define DE_PIPEB_EVEN_FIELD     (1 << 14)
5139#define DE_PIPEB_ODD_FIELD      (1 << 13)
5140#define DE_PIPEB_LINE_COMPARE   (1 << 12)
5141#define DE_PIPEB_VSYNC          (1 << 11)
5142#define DE_PIPEB_CRC_DONE	(1 << 10)
5143#define DE_PIPEB_FIFO_UNDERRUN  (1 << 8)
5144#define DE_PIPEA_VBLANK         (1 << 7)
5145#define DE_PIPE_VBLANK(pipe)    (1 << (7 + 8*(pipe)))
5146#define DE_PIPEA_EVEN_FIELD     (1 << 6)
5147#define DE_PIPEA_ODD_FIELD      (1 << 5)
5148#define DE_PIPEA_LINE_COMPARE   (1 << 4)
5149#define DE_PIPEA_VSYNC          (1 << 3)
5150#define DE_PIPEA_CRC_DONE	(1 << 2)
5151#define DE_PIPE_CRC_DONE(pipe)	(1 << (2 + 8*(pipe)))
5152#define DE_PIPEA_FIFO_UNDERRUN  (1 << 0)
5153#define DE_PIPE_FIFO_UNDERRUN(pipe)  (1 << (8*(pipe)))
5154
5155/* More Ivybridge lolz */
5156#define DE_ERR_INT_IVB			(1<<30)
5157#define DE_GSE_IVB			(1<<29)
5158#define DE_PCH_EVENT_IVB		(1<<28)
5159#define DE_DP_A_HOTPLUG_IVB		(1<<27)
5160#define DE_AUX_CHANNEL_A_IVB		(1<<26)
5161#define DE_SPRITEC_FLIP_DONE_IVB	(1<<14)
5162#define DE_PLANEC_FLIP_DONE_IVB		(1<<13)
5163#define DE_PIPEC_VBLANK_IVB		(1<<10)
5164#define DE_SPRITEB_FLIP_DONE_IVB	(1<<9)
5165#define DE_PLANEB_FLIP_DONE_IVB		(1<<8)
5166#define DE_PIPEB_VBLANK_IVB		(1<<5)
5167#define DE_SPRITEA_FLIP_DONE_IVB	(1<<4)
5168#define DE_PLANEA_FLIP_DONE_IVB		(1<<3)
5169#define DE_PLANE_FLIP_DONE_IVB(plane)	(1<< (3 + 5*(plane)))
5170#define DE_PIPEA_VBLANK_IVB		(1<<0)
5171#define DE_PIPE_VBLANK_IVB(pipe)	(1 << (pipe * 5))
5172
5173#define VLV_MASTER_IER			0x4400c /* Gunit master IER */
5174#define   MASTER_INTERRUPT_ENABLE	(1<<31)
5175
5176#define DEISR   0x44000
5177#define DEIMR   0x44004
5178#define DEIIR   0x44008
5179#define DEIER   0x4400c
5180
5181#define GTISR   0x44010
5182#define GTIMR   0x44014
5183#define GTIIR   0x44018
5184#define GTIER   0x4401c
5185
5186#define GEN8_MASTER_IRQ			0x44200
5187#define  GEN8_MASTER_IRQ_CONTROL	(1<<31)
5188#define  GEN8_PCU_IRQ			(1<<30)
5189#define  GEN8_DE_PCH_IRQ		(1<<23)
5190#define  GEN8_DE_MISC_IRQ		(1<<22)
5191#define  GEN8_DE_PORT_IRQ		(1<<20)
5192#define  GEN8_DE_PIPE_C_IRQ		(1<<18)
5193#define  GEN8_DE_PIPE_B_IRQ		(1<<17)
5194#define  GEN8_DE_PIPE_A_IRQ		(1<<16)
5195#define  GEN8_DE_PIPE_IRQ(pipe)		(1<<(16+pipe))
5196#define  GEN8_GT_VECS_IRQ		(1<<6)
5197#define  GEN8_GT_PM_IRQ			(1<<4)
5198#define  GEN8_GT_VCS2_IRQ		(1<<3)
5199#define  GEN8_GT_VCS1_IRQ		(1<<2)
5200#define  GEN8_GT_BCS_IRQ		(1<<1)
5201#define  GEN8_GT_RCS_IRQ		(1<<0)
5202
5203#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5204#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5205#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5206#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5207
5208#define GEN8_BCS_IRQ_SHIFT 16
5209#define GEN8_RCS_IRQ_SHIFT 0
5210#define GEN8_VCS2_IRQ_SHIFT 16
5211#define GEN8_VCS1_IRQ_SHIFT 0
5212#define GEN8_VECS_IRQ_SHIFT 0
5213
5214#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5215#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5216#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5217#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
5218#define  GEN8_PIPE_FIFO_UNDERRUN	(1 << 31)
5219#define  GEN8_PIPE_CDCLK_CRC_ERROR	(1 << 29)
5220#define  GEN8_PIPE_CDCLK_CRC_DONE	(1 << 28)
5221#define  GEN8_PIPE_CURSOR_FAULT		(1 << 10)
5222#define  GEN8_PIPE_SPRITE_FAULT		(1 << 9)
5223#define  GEN8_PIPE_PRIMARY_FAULT	(1 << 8)
5224#define  GEN8_PIPE_SPRITE_FLIP_DONE	(1 << 5)
5225#define  GEN8_PIPE_PRIMARY_FLIP_DONE	(1 << 4)
5226#define  GEN8_PIPE_SCAN_LINE_EVENT	(1 << 2)
5227#define  GEN8_PIPE_VSYNC		(1 << 1)
5228#define  GEN8_PIPE_VBLANK		(1 << 0)
5229#define  GEN9_PIPE_CURSOR_FAULT		(1 << 11)
5230#define  GEN9_PIPE_PLANE3_FAULT		(1 << 9)
5231#define  GEN9_PIPE_PLANE2_FAULT		(1 << 8)
5232#define  GEN9_PIPE_PLANE1_FAULT		(1 << 7)
5233#define  GEN9_PIPE_PLANE3_FLIP_DONE	(1 << 5)
5234#define  GEN9_PIPE_PLANE2_FLIP_DONE	(1 << 4)
5235#define  GEN9_PIPE_PLANE1_FLIP_DONE	(1 << 3)
5236#define  GEN9_PIPE_PLANE_FLIP_DONE(p)	(1 << (3 + p))
5237#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5238	(GEN8_PIPE_CURSOR_FAULT | \
5239	 GEN8_PIPE_SPRITE_FAULT | \
5240	 GEN8_PIPE_PRIMARY_FAULT)
5241#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5242	(GEN9_PIPE_CURSOR_FAULT | \
5243	 GEN9_PIPE_PLANE3_FAULT | \
5244	 GEN9_PIPE_PLANE2_FAULT | \
5245	 GEN9_PIPE_PLANE1_FAULT)
5246
5247#define GEN8_DE_PORT_ISR 0x44440
5248#define GEN8_DE_PORT_IMR 0x44444
5249#define GEN8_DE_PORT_IIR 0x44448
5250#define GEN8_DE_PORT_IER 0x4444c
5251#define  GEN8_PORT_DP_A_HOTPLUG		(1 << 3)
5252#define  GEN9_AUX_CHANNEL_D		(1 << 27)
5253#define  GEN9_AUX_CHANNEL_C		(1 << 26)
5254#define  GEN9_AUX_CHANNEL_B		(1 << 25)
5255#define  GEN8_AUX_CHANNEL_A		(1 << 0)
5256
5257#define GEN8_DE_MISC_ISR 0x44460
5258#define GEN8_DE_MISC_IMR 0x44464
5259#define GEN8_DE_MISC_IIR 0x44468
5260#define GEN8_DE_MISC_IER 0x4446c
5261#define  GEN8_DE_MISC_GSE		(1 << 27)
5262
5263#define GEN8_PCU_ISR 0x444e0
5264#define GEN8_PCU_IMR 0x444e4
5265#define GEN8_PCU_IIR 0x444e8
5266#define GEN8_PCU_IER 0x444ec
5267
5268#define ILK_DISPLAY_CHICKEN2	0x42004
5269/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5270#define  ILK_ELPIN_409_SELECT	(1 << 25)
5271#define  ILK_DPARB_GATE	(1<<22)
5272#define  ILK_VSDPFD_FULL	(1<<21)
5273#define FUSE_STRAP			0x42014
5274#define  ILK_INTERNAL_GRAPHICS_DISABLE	(1 << 31)
5275#define  ILK_INTERNAL_DISPLAY_DISABLE	(1 << 30)
5276#define  ILK_DISPLAY_DEBUG_DISABLE	(1 << 29)
5277#define  ILK_HDCP_DISABLE		(1 << 25)
5278#define  ILK_eDP_A_DISABLE		(1 << 24)
5279#define  HSW_CDCLK_LIMIT		(1 << 24)
5280#define  ILK_DESKTOP			(1 << 23)
5281
5282#define ILK_DSPCLK_GATE_D			0x42020
5283#define   ILK_VRHUNIT_CLOCK_GATE_DISABLE	(1 << 28)
5284#define   ILK_DPFCUNIT_CLOCK_GATE_DISABLE	(1 << 9)
5285#define   ILK_DPFCRUNIT_CLOCK_GATE_DISABLE	(1 << 8)
5286#define   ILK_DPFDUNIT_CLOCK_GATE_ENABLE	(1 << 7)
5287#define   ILK_DPARBUNIT_CLOCK_GATE_ENABLE	(1 << 5)
5288
5289#define IVB_CHICKEN3	0x4200c
5290# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE	(1 << 5)
5291# define CHICKEN3_DGMG_DONE_FIX_DISABLE		(1 << 2)
5292
5293#define CHICKEN_PAR1_1		0x42080
5294#define  DPA_MASK_VBLANK_SRD	(1 << 15)
5295#define  FORCE_ARB_IDLE_PLANES	(1 << 14)
5296
5297#define _CHICKEN_PIPESL_1_A	0x420b0
5298#define _CHICKEN_PIPESL_1_B	0x420b4
5299#define  HSW_FBCQ_DIS			(1 << 22)
5300#define  BDW_DPRS_MASK_VBLANK_SRD	(1 << 0)
5301#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5302
5303#define DISP_ARB_CTL	0x45000
5304#define  DISP_TILE_SURFACE_SWIZZLING	(1<<13)
5305#define  DISP_FBC_WM_DIS		(1<<15)
5306#define DISP_ARB_CTL2	0x45004
5307#define  DISP_DATA_PARTITION_5_6	(1<<6)
5308#define GEN7_MSG_CTL	0x45010
5309#define  WAIT_FOR_PCH_RESET_ACK		(1<<1)
5310#define  WAIT_FOR_PCH_FLR_ACK		(1<<0)
5311#define HSW_NDE_RSTWRN_OPT	0x46408
5312#define  RESET_PCH_HANDSHAKE_ENABLE	(1<<4)
5313
5314#define FF_SLICE_CS_CHICKEN2			0x02e4
5315#define  GEN9_TSG_BARRIER_ACK_DISABLE		(1<<8)
5316
5317/* GEN7 chicken */
5318#define GEN7_COMMON_SLICE_CHICKEN1		0x7010
5319# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	((1<<10) | (1<<26))
5320# define GEN9_RHWO_OPTIMIZATION_DISABLE		(1<<14)
5321#define COMMON_SLICE_CHICKEN2			0x7014
5322# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE	(1<<0)
5323
5324#define HIZ_CHICKEN					0x7018
5325# define CHV_HZ_8X8_MODE_IN_1X				(1<<15)
5326# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE	(1<<3)
5327
5328#define GEN9_SLICE_COMMON_ECO_CHICKEN0		0x7308
5329#define  DISABLE_PIXEL_MASK_CAMMING		(1<<14)
5330
5331#define GEN7_L3SQCREG1				0xB010
5332#define  VLV_B0_WA_L3SQCREG1_VALUE		0x00D30000
5333
5334#define GEN7_L3CNTLREG1				0xB01C
5335#define  GEN7_WA_FOR_GEN7_L3_CONTROL			0x3C47FF8C
5336#define  GEN7_L3AGDIS				(1<<19)
5337#define GEN7_L3CNTLREG2				0xB020
5338#define GEN7_L3CNTLREG3				0xB024
5339
5340#define GEN7_L3_CHICKEN_MODE_REGISTER		0xB030
5341#define  GEN7_WA_L3_CHICKEN_MODE				0x20000000
5342
5343#define GEN7_L3SQCREG4				0xb034
5344#define  L3SQ_URB_READ_CAM_MATCH_DISABLE	(1<<27)
5345
5346#define GEN8_L3SQCREG4				0xb118
5347#define  GEN8_LQSC_RO_PERF_DIS			(1<<27)
5348
5349/* GEN8 chicken */
5350#define HDC_CHICKEN0				0x7300
5351#define  HDC_FENCE_DEST_SLM_DISABLE		(1<<14)
5352#define  HDC_DONOT_FETCH_MEM_WHEN_MASKED	(1<<11)
5353#define  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT	(1<<5)
5354#define  HDC_FORCE_NON_COHERENT			(1<<4)
5355#define  HDC_BARRIER_PERFORMANCE_DISABLE	(1<<10)
5356
5357/* WaCatErrorRejectionIssue */
5358#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		0x9030
5359#define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1<<11)
5360
5361#define HSW_SCRATCH1				0xb038
5362#define  HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE	(1<<27)
5363
5364#define BDW_SCRATCH1					0xb11c
5365#define  GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE	(1<<2)
5366
5367/* PCH */
5368
5369/* south display engine interrupt: IBX */
5370#define SDE_AUDIO_POWER_D	(1 << 27)
5371#define SDE_AUDIO_POWER_C	(1 << 26)
5372#define SDE_AUDIO_POWER_B	(1 << 25)
5373#define SDE_AUDIO_POWER_SHIFT	(25)
5374#define SDE_AUDIO_POWER_MASK	(7 << SDE_AUDIO_POWER_SHIFT)
5375#define SDE_GMBUS		(1 << 24)
5376#define SDE_AUDIO_HDCP_TRANSB	(1 << 23)
5377#define SDE_AUDIO_HDCP_TRANSA	(1 << 22)
5378#define SDE_AUDIO_HDCP_MASK	(3 << 22)
5379#define SDE_AUDIO_TRANSB	(1 << 21)
5380#define SDE_AUDIO_TRANSA	(1 << 20)
5381#define SDE_AUDIO_TRANS_MASK	(3 << 20)
5382#define SDE_POISON		(1 << 19)
5383/* 18 reserved */
5384#define SDE_FDI_RXB		(1 << 17)
5385#define SDE_FDI_RXA		(1 << 16)
5386#define SDE_FDI_MASK		(3 << 16)
5387#define SDE_AUXD		(1 << 15)
5388#define SDE_AUXC		(1 << 14)
5389#define SDE_AUXB		(1 << 13)
5390#define SDE_AUX_MASK		(7 << 13)
5391/* 12 reserved */
5392#define SDE_CRT_HOTPLUG         (1 << 11)
5393#define SDE_PORTD_HOTPLUG       (1 << 10)
5394#define SDE_PORTC_HOTPLUG       (1 << 9)
5395#define SDE_PORTB_HOTPLUG       (1 << 8)
5396#define SDE_SDVOB_HOTPLUG       (1 << 6)
5397#define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
5398				 SDE_SDVOB_HOTPLUG |	\
5399				 SDE_PORTB_HOTPLUG |	\
5400				 SDE_PORTC_HOTPLUG |	\
5401				 SDE_PORTD_HOTPLUG)
5402#define SDE_TRANSB_CRC_DONE	(1 << 5)
5403#define SDE_TRANSB_CRC_ERR	(1 << 4)
5404#define SDE_TRANSB_FIFO_UNDER	(1 << 3)
5405#define SDE_TRANSA_CRC_DONE	(1 << 2)
5406#define SDE_TRANSA_CRC_ERR	(1 << 1)
5407#define SDE_TRANSA_FIFO_UNDER	(1 << 0)
5408#define SDE_TRANS_MASK		(0x3f)
5409
5410/* south display engine interrupt: CPT/PPT */
5411#define SDE_AUDIO_POWER_D_CPT	(1 << 31)
5412#define SDE_AUDIO_POWER_C_CPT	(1 << 30)
5413#define SDE_AUDIO_POWER_B_CPT	(1 << 29)
5414#define SDE_AUDIO_POWER_SHIFT_CPT   29
5415#define SDE_AUDIO_POWER_MASK_CPT    (7 << 29)
5416#define SDE_AUXD_CPT		(1 << 27)
5417#define SDE_AUXC_CPT		(1 << 26)
5418#define SDE_AUXB_CPT		(1 << 25)
5419#define SDE_AUX_MASK_CPT	(7 << 25)
5420#define SDE_PORTD_HOTPLUG_CPT	(1 << 23)
5421#define SDE_PORTC_HOTPLUG_CPT	(1 << 22)
5422#define SDE_PORTB_HOTPLUG_CPT	(1 << 21)
5423#define SDE_CRT_HOTPLUG_CPT	(1 << 19)
5424#define SDE_SDVOB_HOTPLUG_CPT	(1 << 18)
5425#define SDE_HOTPLUG_MASK_CPT	(SDE_CRT_HOTPLUG_CPT |		\
5426				 SDE_SDVOB_HOTPLUG_CPT |	\
5427				 SDE_PORTD_HOTPLUG_CPT |	\
5428				 SDE_PORTC_HOTPLUG_CPT |	\
5429				 SDE_PORTB_HOTPLUG_CPT)
5430#define SDE_GMBUS_CPT		(1 << 17)
5431#define SDE_ERROR_CPT		(1 << 16)
5432#define SDE_AUDIO_CP_REQ_C_CPT	(1 << 10)
5433#define SDE_AUDIO_CP_CHG_C_CPT	(1 << 9)
5434#define SDE_FDI_RXC_CPT		(1 << 8)
5435#define SDE_AUDIO_CP_REQ_B_CPT	(1 << 6)
5436#define SDE_AUDIO_CP_CHG_B_CPT	(1 << 5)
5437#define SDE_FDI_RXB_CPT		(1 << 4)
5438#define SDE_AUDIO_CP_REQ_A_CPT	(1 << 2)
5439#define SDE_AUDIO_CP_CHG_A_CPT	(1 << 1)
5440#define SDE_FDI_RXA_CPT		(1 << 0)
5441#define SDE_AUDIO_CP_REQ_CPT	(SDE_AUDIO_CP_REQ_C_CPT | \
5442				 SDE_AUDIO_CP_REQ_B_CPT | \
5443				 SDE_AUDIO_CP_REQ_A_CPT)
5444#define SDE_AUDIO_CP_CHG_CPT	(SDE_AUDIO_CP_CHG_C_CPT | \
5445				 SDE_AUDIO_CP_CHG_B_CPT | \
5446				 SDE_AUDIO_CP_CHG_A_CPT)
5447#define SDE_FDI_MASK_CPT	(SDE_FDI_RXC_CPT | \
5448				 SDE_FDI_RXB_CPT | \
5449				 SDE_FDI_RXA_CPT)
5450
5451#define SDEISR  0xc4000
5452#define SDEIMR  0xc4004
5453#define SDEIIR  0xc4008
5454#define SDEIER  0xc400c
5455
5456#define SERR_INT			0xc4040
5457#define  SERR_INT_POISON		(1<<31)
5458#define  SERR_INT_TRANS_C_FIFO_UNDERRUN	(1<<6)
5459#define  SERR_INT_TRANS_B_FIFO_UNDERRUN	(1<<3)
5460#define  SERR_INT_TRANS_A_FIFO_UNDERRUN	(1<<0)
5461#define  SERR_INT_TRANS_FIFO_UNDERRUN(pipe)	(1<<(pipe*3))
5462
5463/* digital port hotplug */
5464#define PCH_PORT_HOTPLUG        0xc4030		/* SHOTPLUG_CTL */
5465#define PORTD_HOTPLUG_ENABLE            (1 << 20)
5466#define PORTD_PULSE_DURATION_2ms        (0)
5467#define PORTD_PULSE_DURATION_4_5ms      (1 << 18)
5468#define PORTD_PULSE_DURATION_6ms        (2 << 18)
5469#define PORTD_PULSE_DURATION_100ms      (3 << 18)
5470#define PORTD_PULSE_DURATION_MASK	(3 << 18)
5471#define PORTD_HOTPLUG_STATUS_MASK	(0x3 << 16)
5472#define  PORTD_HOTPLUG_NO_DETECT	(0 << 16)
5473#define  PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
5474#define  PORTD_HOTPLUG_LONG_DETECT	(2 << 16)
5475#define PORTC_HOTPLUG_ENABLE            (1 << 12)
5476#define PORTC_PULSE_DURATION_2ms        (0)
5477#define PORTC_PULSE_DURATION_4_5ms      (1 << 10)
5478#define PORTC_PULSE_DURATION_6ms        (2 << 10)
5479#define PORTC_PULSE_DURATION_100ms      (3 << 10)
5480#define PORTC_PULSE_DURATION_MASK	(3 << 10)
5481#define PORTC_HOTPLUG_STATUS_MASK	(0x3 << 8)
5482#define  PORTC_HOTPLUG_NO_DETECT	(0 << 8)
5483#define  PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
5484#define  PORTC_HOTPLUG_LONG_DETECT	(2 << 8)
5485#define PORTB_HOTPLUG_ENABLE            (1 << 4)
5486#define PORTB_PULSE_DURATION_2ms        (0)
5487#define PORTB_PULSE_DURATION_4_5ms      (1 << 2)
5488#define PORTB_PULSE_DURATION_6ms        (2 << 2)
5489#define PORTB_PULSE_DURATION_100ms      (3 << 2)
5490#define PORTB_PULSE_DURATION_MASK	(3 << 2)
5491#define PORTB_HOTPLUG_STATUS_MASK	(0x3 << 0)
5492#define  PORTB_HOTPLUG_NO_DETECT	(0 << 0)
5493#define  PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
5494#define  PORTB_HOTPLUG_LONG_DETECT	(2 << 0)
5495
5496#define PCH_GPIOA               0xc5010
5497#define PCH_GPIOB               0xc5014
5498#define PCH_GPIOC               0xc5018
5499#define PCH_GPIOD               0xc501c
5500#define PCH_GPIOE               0xc5020
5501#define PCH_GPIOF               0xc5024
5502
5503#define PCH_GMBUS0		0xc5100
5504#define PCH_GMBUS1		0xc5104
5505#define PCH_GMBUS2		0xc5108
5506#define PCH_GMBUS3		0xc510c
5507#define PCH_GMBUS4		0xc5110
5508#define PCH_GMBUS5		0xc5120
5509
5510#define _PCH_DPLL_A              0xc6014
5511#define _PCH_DPLL_B              0xc6018
5512#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
5513
5514#define _PCH_FPA0                0xc6040
5515#define  FP_CB_TUNE		(0x3<<22)
5516#define _PCH_FPA1                0xc6044
5517#define _PCH_FPB0                0xc6048
5518#define _PCH_FPB1                0xc604c
5519#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5520#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
5521
5522#define PCH_DPLL_TEST           0xc606c
5523
5524#define PCH_DREF_CONTROL        0xC6200
5525#define  DREF_CONTROL_MASK      0x7fc3
5526#define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0<<13)
5527#define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2<<13)
5528#define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3<<13)
5529#define  DREF_CPU_SOURCE_OUTPUT_MASK		(3<<13)
5530#define  DREF_SSC_SOURCE_DISABLE                (0<<11)
5531#define  DREF_SSC_SOURCE_ENABLE                 (2<<11)
5532#define  DREF_SSC_SOURCE_MASK			(3<<11)
5533#define  DREF_NONSPREAD_SOURCE_DISABLE          (0<<9)
5534#define  DREF_NONSPREAD_CK505_ENABLE		(1<<9)
5535#define  DREF_NONSPREAD_SOURCE_ENABLE           (2<<9)
5536#define  DREF_NONSPREAD_SOURCE_MASK		(3<<9)
5537#define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0<<7)
5538#define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2<<7)
5539#define  DREF_SUPERSPREAD_SOURCE_MASK		(3<<7)
5540#define  DREF_SSC4_DOWNSPREAD                   (0<<6)
5541#define  DREF_SSC4_CENTERSPREAD                 (1<<6)
5542#define  DREF_SSC1_DISABLE                      (0<<1)
5543#define  DREF_SSC1_ENABLE                       (1<<1)
5544#define  DREF_SSC4_DISABLE                      (0)
5545#define  DREF_SSC4_ENABLE                       (1)
5546
5547#define PCH_RAWCLK_FREQ         0xc6204
5548#define  FDL_TP1_TIMER_SHIFT    12
5549#define  FDL_TP1_TIMER_MASK     (3<<12)
5550#define  FDL_TP2_TIMER_SHIFT    10
5551#define  FDL_TP2_TIMER_MASK     (3<<10)
5552#define  RAWCLK_FREQ_MASK       0x3ff
5553
5554#define PCH_DPLL_TMR_CFG        0xc6208
5555
5556#define PCH_SSC4_PARMS          0xc6210
5557#define PCH_SSC4_AUX_PARMS      0xc6214
5558
5559#define PCH_DPLL_SEL		0xc7000
5560#define	 TRANS_DPLLB_SEL(pipe)		(1 << (pipe * 4))
5561#define	 TRANS_DPLLA_SEL(pipe)		0
5562#define  TRANS_DPLL_ENABLE(pipe)	(1 << (pipe * 4 + 3))
5563
5564/* transcoder */
5565
5566#define _PCH_TRANS_HTOTAL_A		0xe0000
5567#define  TRANS_HTOTAL_SHIFT		16
5568#define  TRANS_HACTIVE_SHIFT		0
5569#define _PCH_TRANS_HBLANK_A		0xe0004
5570#define  TRANS_HBLANK_END_SHIFT		16
5571#define  TRANS_HBLANK_START_SHIFT	0
5572#define _PCH_TRANS_HSYNC_A		0xe0008
5573#define  TRANS_HSYNC_END_SHIFT		16
5574#define  TRANS_HSYNC_START_SHIFT	0
5575#define _PCH_TRANS_VTOTAL_A		0xe000c
5576#define  TRANS_VTOTAL_SHIFT		16
5577#define  TRANS_VACTIVE_SHIFT		0
5578#define _PCH_TRANS_VBLANK_A		0xe0010
5579#define  TRANS_VBLANK_END_SHIFT		16
5580#define  TRANS_VBLANK_START_SHIFT	0
5581#define _PCH_TRANS_VSYNC_A		0xe0014
5582#define  TRANS_VSYNC_END_SHIFT	 	16
5583#define  TRANS_VSYNC_START_SHIFT	0
5584#define _PCH_TRANS_VSYNCSHIFT_A		0xe0028
5585
5586#define _PCH_TRANSA_DATA_M1	0xe0030
5587#define _PCH_TRANSA_DATA_N1	0xe0034
5588#define _PCH_TRANSA_DATA_M2	0xe0038
5589#define _PCH_TRANSA_DATA_N2	0xe003c
5590#define _PCH_TRANSA_LINK_M1	0xe0040
5591#define _PCH_TRANSA_LINK_N1	0xe0044
5592#define _PCH_TRANSA_LINK_M2	0xe0048
5593#define _PCH_TRANSA_LINK_N2	0xe004c
5594
5595/* Per-transcoder DIP controls (PCH) */
5596#define _VIDEO_DIP_CTL_A         0xe0200
5597#define _VIDEO_DIP_DATA_A        0xe0208
5598#define _VIDEO_DIP_GCP_A         0xe0210
5599
5600#define _VIDEO_DIP_CTL_B         0xe1200
5601#define _VIDEO_DIP_DATA_B        0xe1208
5602#define _VIDEO_DIP_GCP_B         0xe1210
5603
5604#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5605#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5606#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5607
5608/* Per-transcoder DIP controls (VLV) */
5609#define VLV_VIDEO_DIP_CTL_A		(VLV_DISPLAY_BASE + 0x60200)
5610#define VLV_VIDEO_DIP_DATA_A		(VLV_DISPLAY_BASE + 0x60208)
5611#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A	(VLV_DISPLAY_BASE + 0x60210)
5612
5613#define VLV_VIDEO_DIP_CTL_B		(VLV_DISPLAY_BASE + 0x61170)
5614#define VLV_VIDEO_DIP_DATA_B		(VLV_DISPLAY_BASE + 0x61174)
5615#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B	(VLV_DISPLAY_BASE + 0x61178)
5616
5617#define CHV_VIDEO_DIP_CTL_C		(VLV_DISPLAY_BASE + 0x611f0)
5618#define CHV_VIDEO_DIP_DATA_C		(VLV_DISPLAY_BASE + 0x611f4)
5619#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C	(VLV_DISPLAY_BASE + 0x611f8)
5620
5621#define VLV_TVIDEO_DIP_CTL(pipe) \
5622	_PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5623	       VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
5624#define VLV_TVIDEO_DIP_DATA(pipe) \
5625	_PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5626	       VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
5627#define VLV_TVIDEO_DIP_GCP(pipe) \
5628	_PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5629		VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
5630
5631/* Haswell DIP controls */
5632#define HSW_VIDEO_DIP_CTL_A		0x60200
5633#define HSW_VIDEO_DIP_AVI_DATA_A	0x60220
5634#define HSW_VIDEO_DIP_VS_DATA_A		0x60260
5635#define HSW_VIDEO_DIP_SPD_DATA_A	0x602A0
5636#define HSW_VIDEO_DIP_GMP_DATA_A	0x602E0
5637#define HSW_VIDEO_DIP_VSC_DATA_A	0x60320
5638#define HSW_VIDEO_DIP_AVI_ECC_A		0x60240
5639#define HSW_VIDEO_DIP_VS_ECC_A		0x60280
5640#define HSW_VIDEO_DIP_SPD_ECC_A		0x602C0
5641#define HSW_VIDEO_DIP_GMP_ECC_A		0x60300
5642#define HSW_VIDEO_DIP_VSC_ECC_A		0x60344
5643#define HSW_VIDEO_DIP_GCP_A		0x60210
5644
5645#define HSW_VIDEO_DIP_CTL_B		0x61200
5646#define HSW_VIDEO_DIP_AVI_DATA_B	0x61220
5647#define HSW_VIDEO_DIP_VS_DATA_B		0x61260
5648#define HSW_VIDEO_DIP_SPD_DATA_B	0x612A0
5649#define HSW_VIDEO_DIP_GMP_DATA_B	0x612E0
5650#define HSW_VIDEO_DIP_VSC_DATA_B	0x61320
5651#define HSW_VIDEO_DIP_BVI_ECC_B		0x61240
5652#define HSW_VIDEO_DIP_VS_ECC_B		0x61280
5653#define HSW_VIDEO_DIP_SPD_ECC_B		0x612C0
5654#define HSW_VIDEO_DIP_GMP_ECC_B		0x61300
5655#define HSW_VIDEO_DIP_VSC_ECC_B		0x61344
5656#define HSW_VIDEO_DIP_GCP_B		0x61210
5657
5658#define HSW_TVIDEO_DIP_CTL(trans) \
5659	 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
5660#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
5661	 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
5662#define HSW_TVIDEO_DIP_VS_DATA(trans) \
5663	 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
5664#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
5665	 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
5666#define HSW_TVIDEO_DIP_GCP(trans) \
5667	_TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
5668#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
5669	 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
5670
5671#define HSW_STEREO_3D_CTL_A	0x70020
5672#define   S3D_ENABLE		(1<<31)
5673#define HSW_STEREO_3D_CTL_B	0x71020
5674
5675#define HSW_STEREO_3D_CTL(trans) \
5676	_PIPE2(trans, HSW_STEREO_3D_CTL_A)
5677
5678#define _PCH_TRANS_HTOTAL_B          0xe1000
5679#define _PCH_TRANS_HBLANK_B          0xe1004
5680#define _PCH_TRANS_HSYNC_B           0xe1008
5681#define _PCH_TRANS_VTOTAL_B          0xe100c
5682#define _PCH_TRANS_VBLANK_B          0xe1010
5683#define _PCH_TRANS_VSYNC_B           0xe1014
5684#define _PCH_TRANS_VSYNCSHIFT_B	 0xe1028
5685
5686#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5687#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5688#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5689#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5690#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5691#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5692#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5693					 _PCH_TRANS_VSYNCSHIFT_B)
5694
5695#define _PCH_TRANSB_DATA_M1	0xe1030
5696#define _PCH_TRANSB_DATA_N1	0xe1034
5697#define _PCH_TRANSB_DATA_M2	0xe1038
5698#define _PCH_TRANSB_DATA_N2	0xe103c
5699#define _PCH_TRANSB_LINK_M1	0xe1040
5700#define _PCH_TRANSB_LINK_N1	0xe1044
5701#define _PCH_TRANSB_LINK_M2	0xe1048
5702#define _PCH_TRANSB_LINK_N2	0xe104c
5703
5704#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5705#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5706#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5707#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5708#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5709#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5710#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5711#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
5712
5713#define _PCH_TRANSACONF              0xf0008
5714#define _PCH_TRANSBCONF              0xf1008
5715#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5716#define LPT_TRANSCONF		_PCH_TRANSACONF /* lpt has only one transcoder */
5717#define  TRANS_DISABLE          (0<<31)
5718#define  TRANS_ENABLE           (1<<31)
5719#define  TRANS_STATE_MASK       (1<<30)
5720#define  TRANS_STATE_DISABLE    (0<<30)
5721#define  TRANS_STATE_ENABLE     (1<<30)
5722#define  TRANS_FSYNC_DELAY_HB1  (0<<27)
5723#define  TRANS_FSYNC_DELAY_HB2  (1<<27)
5724#define  TRANS_FSYNC_DELAY_HB3  (2<<27)
5725#define  TRANS_FSYNC_DELAY_HB4  (3<<27)
5726#define  TRANS_INTERLACE_MASK   (7<<21)
5727#define  TRANS_PROGRESSIVE      (0<<21)
5728#define  TRANS_INTERLACED       (3<<21)
5729#define  TRANS_LEGACY_INTERLACED_ILK (2<<21)
5730#define  TRANS_8BPC             (0<<5)
5731#define  TRANS_10BPC            (1<<5)
5732#define  TRANS_6BPC             (2<<5)
5733#define  TRANS_12BPC            (3<<5)
5734
5735#define _TRANSA_CHICKEN1	 0xf0060
5736#define _TRANSB_CHICKEN1	 0xf1060
5737#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5738#define  TRANS_CHICKEN1_DP0UNIT_GC_DISABLE	(1<<4)
5739#define _TRANSA_CHICKEN2	 0xf0064
5740#define _TRANSB_CHICKEN2	 0xf1064
5741#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5742#define  TRANS_CHICKEN2_TIMING_OVERRIDE			(1<<31)
5743#define  TRANS_CHICKEN2_FDI_POLARITY_REVERSED		(1<<29)
5744#define  TRANS_CHICKEN2_FRAME_START_DELAY_MASK		(3<<27)
5745#define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER	(1<<26)
5746#define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH	(1<<25)
5747
5748#define SOUTH_CHICKEN1		0xc2000
5749#define  FDIA_PHASE_SYNC_SHIFT_OVR	19
5750#define  FDIA_PHASE_SYNC_SHIFT_EN	18
5751#define  FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5752#define  FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5753#define  FDI_BC_BIFURCATION_SELECT	(1 << 12)
5754#define SOUTH_CHICKEN2		0xc2004
5755#define  FDI_MPHY_IOSFSB_RESET_STATUS	(1<<13)
5756#define  FDI_MPHY_IOSFSB_RESET_CTL	(1<<12)
5757#define  DPLS_EDP_PPS_FIX_DIS		(1<<0)
5758
5759#define _FDI_RXA_CHICKEN         0xc200c
5760#define _FDI_RXB_CHICKEN         0xc2010
5761#define  FDI_RX_PHASE_SYNC_POINTER_OVR	(1<<1)
5762#define  FDI_RX_PHASE_SYNC_POINTER_EN	(1<<0)
5763#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
5764
5765#define SOUTH_DSPCLK_GATE_D	0xc2020
5766#define  PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
5767#define  PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
5768#define  PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
5769#define  PCH_LP_PARTITION_LEVEL_DISABLE  (1<<12)
5770
5771/* CPU: FDI_TX */
5772#define _FDI_TXA_CTL             0x60100
5773#define _FDI_TXB_CTL             0x61100
5774#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5775#define  FDI_TX_DISABLE         (0<<31)
5776#define  FDI_TX_ENABLE          (1<<31)
5777#define  FDI_LINK_TRAIN_PATTERN_1       (0<<28)
5778#define  FDI_LINK_TRAIN_PATTERN_2       (1<<28)
5779#define  FDI_LINK_TRAIN_PATTERN_IDLE    (2<<28)
5780#define  FDI_LINK_TRAIN_NONE            (3<<28)
5781#define  FDI_LINK_TRAIN_VOLTAGE_0_4V    (0<<25)
5782#define  FDI_LINK_TRAIN_VOLTAGE_0_6V    (1<<25)
5783#define  FDI_LINK_TRAIN_VOLTAGE_0_8V    (2<<25)
5784#define  FDI_LINK_TRAIN_VOLTAGE_1_2V    (3<<25)
5785#define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5786#define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5787#define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X   (2<<22)
5788#define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X   (3<<22)
5789/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5790   SNB has different settings. */
5791/* SNB A-stepping */
5792#define  FDI_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
5793#define  FDI_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
5794#define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
5795#define  FDI_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
5796/* SNB B-stepping */
5797#define  FDI_LINK_TRAIN_400MV_0DB_SNB_B		(0x0<<22)
5798#define  FDI_LINK_TRAIN_400MV_6DB_SNB_B		(0x3a<<22)
5799#define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_B	(0x39<<22)
5800#define  FDI_LINK_TRAIN_800MV_0DB_SNB_B		(0x38<<22)
5801#define  FDI_LINK_TRAIN_VOL_EMP_MASK		(0x3f<<22)
5802#define  FDI_DP_PORT_WIDTH_SHIFT		19
5803#define  FDI_DP_PORT_WIDTH_MASK			(7 << FDI_DP_PORT_WIDTH_SHIFT)
5804#define  FDI_DP_PORT_WIDTH(width)           (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5805#define  FDI_TX_ENHANCE_FRAME_ENABLE    (1<<18)
5806/* Ironlake: hardwired to 1 */
5807#define  FDI_TX_PLL_ENABLE              (1<<14)
5808
5809/* Ivybridge has different bits for lolz */
5810#define  FDI_LINK_TRAIN_PATTERN_1_IVB       (0<<8)
5811#define  FDI_LINK_TRAIN_PATTERN_2_IVB       (1<<8)
5812#define  FDI_LINK_TRAIN_PATTERN_IDLE_IVB    (2<<8)
5813#define  FDI_LINK_TRAIN_NONE_IVB            (3<<8)
5814
5815/* both Tx and Rx */
5816#define  FDI_COMPOSITE_SYNC		(1<<11)
5817#define  FDI_LINK_TRAIN_AUTO		(1<<10)
5818#define  FDI_SCRAMBLING_ENABLE          (0<<7)
5819#define  FDI_SCRAMBLING_DISABLE         (1<<7)
5820
5821/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
5822#define _FDI_RXA_CTL             0xf000c
5823#define _FDI_RXB_CTL             0xf100c
5824#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5825#define  FDI_RX_ENABLE          (1<<31)
5826/* train, dp width same as FDI_TX */
5827#define  FDI_FS_ERRC_ENABLE		(1<<27)
5828#define  FDI_FE_ERRC_ENABLE		(1<<26)
5829#define  FDI_RX_POLARITY_REVERSED_LPT	(1<<16)
5830#define  FDI_8BPC                       (0<<16)
5831#define  FDI_10BPC                      (1<<16)
5832#define  FDI_6BPC                       (2<<16)
5833#define  FDI_12BPC                      (3<<16)
5834#define  FDI_RX_LINK_REVERSAL_OVERRIDE  (1<<15)
5835#define  FDI_DMI_LINK_REVERSE_MASK      (1<<14)
5836#define  FDI_RX_PLL_ENABLE              (1<<13)
5837#define  FDI_FS_ERR_CORRECT_ENABLE      (1<<11)
5838#define  FDI_FE_ERR_CORRECT_ENABLE      (1<<10)
5839#define  FDI_FS_ERR_REPORT_ENABLE       (1<<9)
5840#define  FDI_FE_ERR_REPORT_ENABLE       (1<<8)
5841#define  FDI_RX_ENHANCE_FRAME_ENABLE    (1<<6)
5842#define  FDI_PCDCLK	                (1<<4)
5843/* CPT */
5844#define  FDI_AUTO_TRAINING			(1<<10)
5845#define  FDI_LINK_TRAIN_PATTERN_1_CPT		(0<<8)
5846#define  FDI_LINK_TRAIN_PATTERN_2_CPT		(1<<8)
5847#define  FDI_LINK_TRAIN_PATTERN_IDLE_CPT	(2<<8)
5848#define  FDI_LINK_TRAIN_NORMAL_CPT		(3<<8)
5849#define  FDI_LINK_TRAIN_PATTERN_MASK_CPT	(3<<8)
5850
5851#define _FDI_RXA_MISC			0xf0010
5852#define _FDI_RXB_MISC			0xf1010
5853#define  FDI_RX_PWRDN_LANE1_MASK	(3<<26)
5854#define  FDI_RX_PWRDN_LANE1_VAL(x)	((x)<<26)
5855#define  FDI_RX_PWRDN_LANE0_MASK	(3<<24)
5856#define  FDI_RX_PWRDN_LANE0_VAL(x)	((x)<<24)
5857#define  FDI_RX_TP1_TO_TP2_48		(2<<20)
5858#define  FDI_RX_TP1_TO_TP2_64		(3<<20)
5859#define  FDI_RX_FDI_DELAY_90		(0x90<<0)
5860#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5861
5862#define _FDI_RXA_TUSIZE1         0xf0030
5863#define _FDI_RXA_TUSIZE2         0xf0038
5864#define _FDI_RXB_TUSIZE1         0xf1030
5865#define _FDI_RXB_TUSIZE2         0xf1038
5866#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5867#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
5868
5869/* FDI_RX interrupt register format */
5870#define FDI_RX_INTER_LANE_ALIGN         (1<<10)
5871#define FDI_RX_SYMBOL_LOCK              (1<<9) /* train 2 */
5872#define FDI_RX_BIT_LOCK                 (1<<8) /* train 1 */
5873#define FDI_RX_TRAIN_PATTERN_2_FAIL     (1<<7)
5874#define FDI_RX_FS_CODE_ERR              (1<<6)
5875#define FDI_RX_FE_CODE_ERR              (1<<5)
5876#define FDI_RX_SYMBOL_ERR_RATE_ABOVE    (1<<4)
5877#define FDI_RX_HDCP_LINK_FAIL           (1<<3)
5878#define FDI_RX_PIXEL_FIFO_OVERFLOW      (1<<2)
5879#define FDI_RX_CROSS_CLOCK_OVERFLOW     (1<<1)
5880#define FDI_RX_SYMBOL_QUEUE_OVERFLOW    (1<<0)
5881
5882#define _FDI_RXA_IIR             0xf0014
5883#define _FDI_RXA_IMR             0xf0018
5884#define _FDI_RXB_IIR             0xf1014
5885#define _FDI_RXB_IMR             0xf1018
5886#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5887#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
5888
5889#define FDI_PLL_CTL_1           0xfe000
5890#define FDI_PLL_CTL_2           0xfe004
5891
5892#define PCH_LVDS	0xe1180
5893#define  LVDS_DETECTED	(1 << 1)
5894
5895/* vlv has 2 sets of panel control regs. */
5896#define PIPEA_PP_STATUS         (VLV_DISPLAY_BASE + 0x61200)
5897#define PIPEA_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61204)
5898#define PIPEA_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61208)
5899#define  PANEL_PORT_SELECT_VLV(port)	((port) << 30)
5900#define PIPEA_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6120c)
5901#define PIPEA_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61210)
5902
5903#define PIPEB_PP_STATUS         (VLV_DISPLAY_BASE + 0x61300)
5904#define PIPEB_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61304)
5905#define PIPEB_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61308)
5906#define PIPEB_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6130c)
5907#define PIPEB_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61310)
5908
5909#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5910#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5911#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5912		_PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5913#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5914		_PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5915#define VLV_PIPE_PP_DIVISOR(pipe) \
5916		_PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5917
5918#define PCH_PP_STATUS		0xc7200
5919#define PCH_PP_CONTROL		0xc7204
5920#define  PANEL_UNLOCK_REGS	(0xabcd << 16)
5921#define  PANEL_UNLOCK_MASK	(0xffff << 16)
5922#define  EDP_FORCE_VDD		(1 << 3)
5923#define  EDP_BLC_ENABLE		(1 << 2)
5924#define  PANEL_POWER_RESET	(1 << 1)
5925#define  PANEL_POWER_OFF	(0 << 0)
5926#define  PANEL_POWER_ON		(1 << 0)
5927#define PCH_PP_ON_DELAYS	0xc7208
5928#define  PANEL_PORT_SELECT_MASK	(3 << 30)
5929#define  PANEL_PORT_SELECT_LVDS	(0 << 30)
5930#define  PANEL_PORT_SELECT_DPA	(1 << 30)
5931#define  PANEL_PORT_SELECT_DPC	(2 << 30)
5932#define  PANEL_PORT_SELECT_DPD	(3 << 30)
5933#define  PANEL_POWER_UP_DELAY_MASK	(0x1fff0000)
5934#define  PANEL_POWER_UP_DELAY_SHIFT	16
5935#define  PANEL_LIGHT_ON_DELAY_MASK	(0x1fff)
5936#define  PANEL_LIGHT_ON_DELAY_SHIFT	0
5937
5938#define PCH_PP_OFF_DELAYS	0xc720c
5939#define  PANEL_POWER_DOWN_DELAY_MASK	(0x1fff0000)
5940#define  PANEL_POWER_DOWN_DELAY_SHIFT	16
5941#define  PANEL_LIGHT_OFF_DELAY_MASK	(0x1fff)
5942#define  PANEL_LIGHT_OFF_DELAY_SHIFT	0
5943
5944#define PCH_PP_DIVISOR		0xc7210
5945#define  PP_REFERENCE_DIVIDER_MASK	(0xffffff00)
5946#define  PP_REFERENCE_DIVIDER_SHIFT	8
5947#define  PANEL_POWER_CYCLE_DELAY_MASK	(0x1f)
5948#define  PANEL_POWER_CYCLE_DELAY_SHIFT	0
5949
5950#define PCH_DP_B		0xe4100
5951#define PCH_DPB_AUX_CH_CTL	0xe4110
5952#define PCH_DPB_AUX_CH_DATA1	0xe4114
5953#define PCH_DPB_AUX_CH_DATA2	0xe4118
5954#define PCH_DPB_AUX_CH_DATA3	0xe411c
5955#define PCH_DPB_AUX_CH_DATA4	0xe4120
5956#define PCH_DPB_AUX_CH_DATA5	0xe4124
5957
5958#define PCH_DP_C		0xe4200
5959#define PCH_DPC_AUX_CH_CTL	0xe4210
5960#define PCH_DPC_AUX_CH_DATA1	0xe4214
5961#define PCH_DPC_AUX_CH_DATA2	0xe4218
5962#define PCH_DPC_AUX_CH_DATA3	0xe421c
5963#define PCH_DPC_AUX_CH_DATA4	0xe4220
5964#define PCH_DPC_AUX_CH_DATA5	0xe4224
5965
5966#define PCH_DP_D		0xe4300
5967#define PCH_DPD_AUX_CH_CTL	0xe4310
5968#define PCH_DPD_AUX_CH_DATA1	0xe4314
5969#define PCH_DPD_AUX_CH_DATA2	0xe4318
5970#define PCH_DPD_AUX_CH_DATA3	0xe431c
5971#define PCH_DPD_AUX_CH_DATA4	0xe4320
5972#define PCH_DPD_AUX_CH_DATA5	0xe4324
5973
5974/* CPT */
5975#define  PORT_TRANS_A_SEL_CPT	0
5976#define  PORT_TRANS_B_SEL_CPT	(1<<29)
5977#define  PORT_TRANS_C_SEL_CPT	(2<<29)
5978#define  PORT_TRANS_SEL_MASK	(3<<29)
5979#define  PORT_TRANS_SEL_CPT(pipe)	((pipe) << 29)
5980#define  PORT_TO_PIPE(val)	(((val) & (1<<30)) >> 30)
5981#define  PORT_TO_PIPE_CPT(val)	(((val) & PORT_TRANS_SEL_MASK) >> 29)
5982#define  SDVO_PORT_TO_PIPE_CHV(val)	(((val) & (3<<24)) >> 24)
5983#define  DP_PORT_TO_PIPE_CHV(val)	(((val) & (3<<16)) >> 16)
5984
5985#define TRANS_DP_CTL_A		0xe0300
5986#define TRANS_DP_CTL_B		0xe1300
5987#define TRANS_DP_CTL_C		0xe2300
5988#define TRANS_DP_CTL(pipe)	_PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
5989#define  TRANS_DP_OUTPUT_ENABLE	(1<<31)
5990#define  TRANS_DP_PORT_SEL_B	(0<<29)
5991#define  TRANS_DP_PORT_SEL_C	(1<<29)
5992#define  TRANS_DP_PORT_SEL_D	(2<<29)
5993#define  TRANS_DP_PORT_SEL_NONE	(3<<29)
5994#define  TRANS_DP_PORT_SEL_MASK	(3<<29)
5995#define  TRANS_DP_AUDIO_ONLY	(1<<26)
5996#define  TRANS_DP_ENH_FRAMING	(1<<18)
5997#define  TRANS_DP_8BPC		(0<<9)
5998#define  TRANS_DP_10BPC		(1<<9)
5999#define  TRANS_DP_6BPC		(2<<9)
6000#define  TRANS_DP_12BPC		(3<<9)
6001#define  TRANS_DP_BPC_MASK	(3<<9)
6002#define  TRANS_DP_VSYNC_ACTIVE_HIGH	(1<<4)
6003#define  TRANS_DP_VSYNC_ACTIVE_LOW	0
6004#define  TRANS_DP_HSYNC_ACTIVE_HIGH	(1<<3)
6005#define  TRANS_DP_HSYNC_ACTIVE_LOW	0
6006#define  TRANS_DP_SYNC_MASK	(3<<3)
6007
6008/* SNB eDP training params */
6009/* SNB A-stepping */
6010#define  EDP_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
6011#define  EDP_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
6012#define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
6013#define  EDP_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
6014/* SNB B-stepping */
6015#define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B	(0x0<<22)
6016#define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B	(0x1<<22)
6017#define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B	(0x3a<<22)
6018#define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B	(0x39<<22)
6019#define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B	(0x38<<22)
6020#define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB	(0x3f<<22)
6021
6022/* IVB */
6023#define EDP_LINK_TRAIN_400MV_0DB_IVB		(0x24 <<22)
6024#define EDP_LINK_TRAIN_400MV_3_5DB_IVB		(0x2a <<22)
6025#define EDP_LINK_TRAIN_400MV_6DB_IVB		(0x2f <<22)
6026#define EDP_LINK_TRAIN_600MV_0DB_IVB		(0x30 <<22)
6027#define EDP_LINK_TRAIN_600MV_3_5DB_IVB		(0x36 <<22)
6028#define EDP_LINK_TRAIN_800MV_0DB_IVB		(0x38 <<22)
6029#define EDP_LINK_TRAIN_800MV_3_5DB_IVB		(0x3e <<22)
6030
6031/* legacy values */
6032#define EDP_LINK_TRAIN_500MV_0DB_IVB		(0x00 <<22)
6033#define EDP_LINK_TRAIN_1000MV_0DB_IVB		(0x20 <<22)
6034#define EDP_LINK_TRAIN_500MV_3_5DB_IVB		(0x02 <<22)
6035#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB		(0x22 <<22)
6036#define EDP_LINK_TRAIN_1000MV_6DB_IVB		(0x23 <<22)
6037
6038#define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB	(0x3f<<22)
6039
6040#define  VLV_PMWGICZ				0x1300a4
6041
6042#define  FORCEWAKE				0xA18C
6043#define  FORCEWAKE_VLV				0x1300b0
6044#define  FORCEWAKE_ACK_VLV			0x1300b4
6045#define  FORCEWAKE_MEDIA_VLV			0x1300b8
6046#define  FORCEWAKE_ACK_MEDIA_VLV		0x1300bc
6047#define  FORCEWAKE_ACK_HSW			0x130044
6048#define  FORCEWAKE_ACK				0x130090
6049#define  VLV_GTLC_WAKE_CTRL			0x130090
6050#define   VLV_GTLC_RENDER_CTX_EXISTS		(1 << 25)
6051#define   VLV_GTLC_MEDIA_CTX_EXISTS		(1 << 24)
6052#define   VLV_GTLC_ALLOWWAKEREQ			(1 << 0)
6053
6054#define  VLV_GTLC_PW_STATUS			0x130094
6055#define   VLV_GTLC_ALLOWWAKEACK			(1 << 0)
6056#define   VLV_GTLC_ALLOWWAKEERR			(1 << 1)
6057#define   VLV_GTLC_PW_MEDIA_STATUS_MASK		(1 << 5)
6058#define   VLV_GTLC_PW_RENDER_STATUS_MASK	(1 << 7)
6059#define  FORCEWAKE_MT				0xa188 /* multi-threaded */
6060#define  FORCEWAKE_MEDIA_GEN9			0xa270
6061#define  FORCEWAKE_RENDER_GEN9			0xa278
6062#define  FORCEWAKE_BLITTER_GEN9			0xa188
6063#define  FORCEWAKE_ACK_MEDIA_GEN9		0x0D88
6064#define  FORCEWAKE_ACK_RENDER_GEN9		0x0D84
6065#define  FORCEWAKE_ACK_BLITTER_GEN9		0x130044
6066#define   FORCEWAKE_KERNEL			0x1
6067#define   FORCEWAKE_USER			0x2
6068#define  FORCEWAKE_MT_ACK			0x130040
6069#define  ECOBUS					0xa180
6070#define    FORCEWAKE_MT_ENABLE			(1<<5)
6071#define  VLV_SPAREG2H				0xA194
6072
6073#define  GTFIFODBG				0x120000
6074#define    GT_FIFO_SBDROPERR			(1<<6)
6075#define    GT_FIFO_BLOBDROPERR			(1<<5)
6076#define    GT_FIFO_SB_READ_ABORTERR		(1<<4)
6077#define    GT_FIFO_DROPERR			(1<<3)
6078#define    GT_FIFO_OVFERR			(1<<2)
6079#define    GT_FIFO_IAWRERR			(1<<1)
6080#define    GT_FIFO_IARDERR			(1<<0)
6081
6082#define  GTFIFOCTL				0x120008
6083#define    GT_FIFO_FREE_ENTRIES_MASK		0x7f
6084#define    GT_FIFO_NUM_RESERVED_ENTRIES		20
6085#define    GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL	(1 << 12)
6086#define    GT_FIFO_CTL_RC6_POLICY_STALL		(1 << 11)
6087
6088#define  HSW_IDICR				0x9008
6089#define    IDIHASHMSK(x)			(((x) & 0x3f) << 16)
6090#define  HSW_EDRAM_PRESENT			0x120010
6091#define    EDRAM_ENABLED			0x1
6092
6093#define GEN6_UCGCTL1				0x9400
6094# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE		(1 << 16)
6095# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE		(1 << 5)
6096# define GEN6_CSUNIT_CLOCK_GATE_DISABLE			(1 << 7)
6097
6098#define GEN6_UCGCTL2				0x9404
6099# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE		(1 << 30)
6100# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE		(1 << 22)
6101# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE		(1 << 13)
6102# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE		(1 << 12)
6103# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE		(1 << 11)
6104
6105#define GEN6_UCGCTL3				0x9408
6106
6107#define GEN7_UCGCTL4				0x940c
6108#define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1<<25)
6109
6110#define GEN6_RCGCTL1				0x9410
6111#define GEN6_RCGCTL2				0x9414
6112#define GEN6_RSTCTL				0x9420
6113
6114#define GEN8_UCGCTL6				0x9430
6115#define   GEN8_GAPSUNIT_CLOCK_GATE_DISABLE	(1<<24)
6116#define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE	(1<<14)
6117
6118#define GEN6_GFXPAUSE				0xA000
6119#define GEN6_RPNSWREQ				0xA008
6120#define   GEN6_TURBO_DISABLE			(1<<31)
6121#define   GEN6_FREQUENCY(x)			((x)<<25)
6122#define   HSW_FREQUENCY(x)			((x)<<24)
6123#define   GEN9_FREQUENCY(x)			((x)<<23)
6124#define   GEN6_OFFSET(x)			((x)<<19)
6125#define   GEN6_AGGRESSIVE_TURBO			(0<<15)
6126#define GEN6_RC_VIDEO_FREQ			0xA00C
6127#define GEN6_RC_CONTROL				0xA090
6128#define   GEN6_RC_CTL_RC6pp_ENABLE		(1<<16)
6129#define   GEN6_RC_CTL_RC6p_ENABLE		(1<<17)
6130#define   GEN6_RC_CTL_RC6_ENABLE		(1<<18)
6131#define   GEN6_RC_CTL_RC1e_ENABLE		(1<<20)
6132#define   GEN6_RC_CTL_RC7_ENABLE		(1<<22)
6133#define   VLV_RC_CTL_CTX_RST_PARALLEL		(1<<24)
6134#define   GEN7_RC_CTL_TO_MODE			(1<<28)
6135#define   GEN6_RC_CTL_EI_MODE(x)		((x)<<27)
6136#define   GEN6_RC_CTL_HW_ENABLE			(1<<31)
6137#define GEN6_RP_DOWN_TIMEOUT			0xA010
6138#define GEN6_RP_INTERRUPT_LIMITS		0xA014
6139#define GEN6_RPSTAT1				0xA01C
6140#define   GEN6_CAGF_SHIFT			8
6141#define   HSW_CAGF_SHIFT			7
6142#define   GEN9_CAGF_SHIFT			23
6143#define   GEN6_CAGF_MASK			(0x7f << GEN6_CAGF_SHIFT)
6144#define   HSW_CAGF_MASK				(0x7f << HSW_CAGF_SHIFT)
6145#define   GEN9_CAGF_MASK			(0x1ff << GEN9_CAGF_SHIFT)
6146#define GEN6_RP_CONTROL				0xA024
6147#define   GEN6_RP_MEDIA_TURBO			(1<<11)
6148#define   GEN6_RP_MEDIA_MODE_MASK		(3<<9)
6149#define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3<<9)
6150#define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2<<9)
6151#define   GEN6_RP_MEDIA_HW_MODE			(1<<9)
6152#define   GEN6_RP_MEDIA_SW_MODE			(0<<9)
6153#define   GEN6_RP_MEDIA_IS_GFX			(1<<8)
6154#define   GEN6_RP_ENABLE			(1<<7)
6155#define   GEN6_RP_UP_IDLE_MIN			(0x1<<3)
6156#define   GEN6_RP_UP_BUSY_AVG			(0x2<<3)
6157#define   GEN6_RP_UP_BUSY_CONT			(0x4<<3)
6158#define   GEN6_RP_DOWN_IDLE_AVG			(0x2<<0)
6159#define   GEN6_RP_DOWN_IDLE_CONT		(0x1<<0)
6160#define GEN6_RP_UP_THRESHOLD			0xA02C
6161#define GEN6_RP_DOWN_THRESHOLD			0xA030
6162#define GEN6_RP_CUR_UP_EI			0xA050
6163#define   GEN6_CURICONT_MASK			0xffffff
6164#define GEN6_RP_CUR_UP				0xA054
6165#define   GEN6_CURBSYTAVG_MASK			0xffffff
6166#define GEN6_RP_PREV_UP				0xA058
6167#define GEN6_RP_CUR_DOWN_EI			0xA05C
6168#define   GEN6_CURIAVG_MASK			0xffffff
6169#define GEN6_RP_CUR_DOWN			0xA060
6170#define GEN6_RP_PREV_DOWN			0xA064
6171#define GEN6_RP_UP_EI				0xA068
6172#define GEN6_RP_DOWN_EI				0xA06C
6173#define GEN6_RP_IDLE_HYSTERSIS			0xA070
6174#define GEN6_RPDEUHWTC				0xA080
6175#define GEN6_RPDEUC				0xA084
6176#define GEN6_RPDEUCSW				0xA088
6177#define GEN6_RC_STATE				0xA094
6178#define GEN6_RC1_WAKE_RATE_LIMIT		0xA098
6179#define GEN6_RC6_WAKE_RATE_LIMIT		0xA09C
6180#define GEN6_RC6pp_WAKE_RATE_LIMIT		0xA0A0
6181#define GEN6_RC_EVALUATION_INTERVAL		0xA0A8
6182#define GEN6_RC_IDLE_HYSTERSIS			0xA0AC
6183#define GEN6_RC_SLEEP				0xA0B0
6184#define GEN6_RCUBMABDTMR			0xA0B0
6185#define GEN6_RC1e_THRESHOLD			0xA0B4
6186#define GEN6_RC6_THRESHOLD			0xA0B8
6187#define GEN6_RC6p_THRESHOLD			0xA0BC
6188#define VLV_RCEDATA				0xA0BC
6189#define GEN6_RC6pp_THRESHOLD			0xA0C0
6190#define GEN6_PMINTRMSK				0xA168
6191#define GEN8_PMINTR_REDIRECT_TO_NON_DISP	(1<<31)
6192#define VLV_PWRDWNUPCTL				0xA294
6193#define GEN9_MEDIA_PG_IDLE_HYSTERESIS		0xA0C4
6194#define GEN9_RENDER_PG_IDLE_HYSTERESIS		0xA0C8
6195#define GEN9_PG_ENABLE				0xA210
6196
6197#define VLV_CHICKEN_3				(VLV_DISPLAY_BASE + 0x7040C)
6198#define  PIXEL_OVERLAP_CNT_MASK			(3 << 30)
6199#define  PIXEL_OVERLAP_CNT_SHIFT		30
6200
6201#define GEN6_PMISR				0x44020
6202#define GEN6_PMIMR				0x44024 /* rps_lock */
6203#define GEN6_PMIIR				0x44028
6204#define GEN6_PMIER				0x4402C
6205#define  GEN6_PM_MBOX_EVENT			(1<<25)
6206#define  GEN6_PM_THERMAL_EVENT			(1<<24)
6207#define  GEN6_PM_RP_DOWN_TIMEOUT		(1<<6)
6208#define  GEN6_PM_RP_UP_THRESHOLD		(1<<5)
6209#define  GEN6_PM_RP_DOWN_THRESHOLD		(1<<4)
6210#define  GEN6_PM_RP_UP_EI_EXPIRED		(1<<2)
6211#define  GEN6_PM_RP_DOWN_EI_EXPIRED		(1<<1)
6212#define  GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_THRESHOLD | \
6213						 GEN6_PM_RP_DOWN_THRESHOLD | \
6214						 GEN6_PM_RP_DOWN_TIMEOUT)
6215
6216#define GEN7_GT_SCRATCH_BASE			0x4F100
6217#define GEN7_GT_SCRATCH_REG_NUM			8
6218
6219#define VLV_GTLC_SURVIVABILITY_REG              0x130098
6220#define VLV_GFX_CLK_STATUS_BIT			(1<<3)
6221#define VLV_GFX_CLK_FORCE_ON_BIT		(1<<2)
6222
6223#define GEN6_GT_GFX_RC6_LOCKED			0x138104
6224#define VLV_COUNTER_CONTROL			0x138104
6225#define   VLV_COUNT_RANGE_HIGH			(1<<15)
6226#define   VLV_MEDIA_RC0_COUNT_EN		(1<<5)
6227#define   VLV_RENDER_RC0_COUNT_EN		(1<<4)
6228#define   VLV_MEDIA_RC6_COUNT_EN		(1<<1)
6229#define   VLV_RENDER_RC6_COUNT_EN		(1<<0)
6230#define GEN6_GT_GFX_RC6				0x138108
6231#define VLV_GT_RENDER_RC6			0x138108
6232#define VLV_GT_MEDIA_RC6			0x13810C
6233
6234#define GEN6_GT_GFX_RC6p			0x13810C
6235#define GEN6_GT_GFX_RC6pp			0x138110
6236#define VLV_RENDER_C0_COUNT			0x138118
6237#define VLV_MEDIA_C0_COUNT			0x13811C
6238
6239#define GEN6_PCODE_MAILBOX			0x138124
6240#define   GEN6_PCODE_READY			(1<<31)
6241#define   GEN6_READ_OC_PARAMS			0xc
6242#define   GEN6_PCODE_WRITE_MIN_FREQ_TABLE	0x8
6243#define   GEN6_PCODE_READ_MIN_FREQ_TABLE	0x9
6244#define	  GEN6_PCODE_WRITE_RC6VIDS		0x4
6245#define	  GEN6_PCODE_READ_RC6VIDS		0x5
6246#define   GEN6_PCODE_READ_D_COMP		0x10
6247#define   GEN6_PCODE_WRITE_D_COMP		0x11
6248#define   GEN6_ENCODE_RC6_VID(mv)		(((mv) - 245) / 5)
6249#define   GEN6_DECODE_RC6_VID(vids)		(((vids) * 5) + 245)
6250#define   DISPLAY_IPS_CONTROL			0x19
6251#define	  HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL	0x1A
6252#define GEN6_PCODE_DATA				0x138128
6253#define   GEN6_PCODE_FREQ_IA_RATIO_SHIFT	8
6254#define   GEN6_PCODE_FREQ_RING_RATIO_SHIFT	16
6255#define GEN6_PCODE_DATA1			0x13812C
6256
6257#define   GEN9_PCODE_READ_MEM_LATENCY		0x6
6258#define   GEN9_MEM_LATENCY_LEVEL_MASK		0xFF
6259#define   GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT	8
6260#define   GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT	16
6261#define   GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT	24
6262
6263#define GEN6_GT_CORE_STATUS		0x138060
6264#define   GEN6_CORE_CPD_STATE_MASK	(7<<4)
6265#define   GEN6_RCn_MASK			7
6266#define   GEN6_RC0			0
6267#define   GEN6_RC3			2
6268#define   GEN6_RC6			3
6269#define   GEN6_RC7			4
6270
6271#define CHV_POWER_SS0_SIG1		0xa720
6272#define CHV_POWER_SS1_SIG1		0xa728
6273#define   CHV_SS_PG_ENABLE		(1<<1)
6274#define   CHV_EU08_PG_ENABLE		(1<<9)
6275#define   CHV_EU19_PG_ENABLE		(1<<17)
6276#define   CHV_EU210_PG_ENABLE		(1<<25)
6277
6278#define CHV_POWER_SS0_SIG2		0xa724
6279#define CHV_POWER_SS1_SIG2		0xa72c
6280#define   CHV_EU311_PG_ENABLE		(1<<1)
6281
6282#define GEN9_SLICE0_PGCTL_ACK		0x804c
6283#define GEN9_SLICE1_PGCTL_ACK		0x8050
6284#define GEN9_SLICE2_PGCTL_ACK		0x8054
6285#define   GEN9_PGCTL_SLICE_ACK		(1 << 0)
6286
6287#define GEN9_SLICE0_SS01_EU_PGCTL_ACK	0x805c
6288#define GEN9_SLICE0_SS23_EU_PGCTL_ACK	0x8060
6289#define GEN9_SLICE1_SS01_EU_PGCTL_ACK	0x8064
6290#define GEN9_SLICE1_SS23_EU_PGCTL_ACK	0x8068
6291#define GEN9_SLICE2_SS01_EU_PGCTL_ACK	0x806c
6292#define GEN9_SLICE2_SS23_EU_PGCTL_ACK	0x8070
6293#define   GEN9_PGCTL_SSA_EU08_ACK	(1 << 0)
6294#define   GEN9_PGCTL_SSA_EU19_ACK	(1 << 2)
6295#define   GEN9_PGCTL_SSA_EU210_ACK	(1 << 4)
6296#define   GEN9_PGCTL_SSA_EU311_ACK	(1 << 6)
6297#define   GEN9_PGCTL_SSB_EU08_ACK	(1 << 8)
6298#define   GEN9_PGCTL_SSB_EU19_ACK	(1 << 10)
6299#define   GEN9_PGCTL_SSB_EU210_ACK	(1 << 12)
6300#define   GEN9_PGCTL_SSB_EU311_ACK	(1 << 14)
6301
6302#define GEN7_MISCCPCTL			(0x9424)
6303#define   GEN7_DOP_CLOCK_GATE_ENABLE	(1<<0)
6304
6305/* IVYBRIDGE DPF */
6306#define GEN7_L3CDERRST1			0xB008 /* L3CD Error Status 1 */
6307#define HSW_L3CDERRST11			0xB208 /* L3CD Error Status register 1 slice 1 */
6308#define   GEN7_L3CDERRST1_ROW_MASK	(0x7ff<<14)
6309#define   GEN7_PARITY_ERROR_VALID	(1<<13)
6310#define   GEN7_L3CDERRST1_BANK_MASK	(3<<11)
6311#define   GEN7_L3CDERRST1_SUBBANK_MASK	(7<<8)
6312#define GEN7_PARITY_ERROR_ROW(reg) \
6313		((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6314#define GEN7_PARITY_ERROR_BANK(reg) \
6315		((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6316#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6317		((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6318#define   GEN7_L3CDERRST1_ENABLE	(1<<7)
6319
6320#define GEN7_L3LOG_BASE			0xB070
6321#define HSW_L3LOG_BASE_SLICE1		0xB270
6322#define GEN7_L3LOG_SIZE			0x80
6323
6324#define GEN7_HALF_SLICE_CHICKEN1	0xe100 /* IVB GT1 + VLV */
6325#define GEN7_HALF_SLICE_CHICKEN1_GT2	0xf100
6326#define   GEN7_MAX_PS_THREAD_DEP		(8<<12)
6327#define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE	(1<<10)
6328#define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1<<3)
6329
6330#define GEN9_HALF_SLICE_CHICKEN5	0xe188
6331#define   GEN9_DG_MIRROR_FIX_ENABLE	(1<<5)
6332#define   GEN9_CCS_TLB_PREFETCH_ENABLE	(1<<3)
6333
6334#define GEN8_ROW_CHICKEN		0xe4f0
6335#define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE	(1<<8)
6336#define   STALL_DOP_GATING_DISABLE		(1<<5)
6337
6338#define GEN7_ROW_CHICKEN2		0xe4f4
6339#define GEN7_ROW_CHICKEN2_GT2		0xf4f4
6340#define   DOP_CLOCK_GATING_DISABLE	(1<<0)
6341
6342#define HSW_ROW_CHICKEN3		0xe49c
6343#define  HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE    (1 << 6)
6344
6345#define HALF_SLICE_CHICKEN3		0xe184
6346#define   HSW_SAMPLE_C_PERFORMANCE	(1<<9)
6347#define   GEN8_CENTROID_PIXEL_OPT_DIS	(1<<8)
6348#define   GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC	(1<<5)
6349#define   GEN8_SAMPLER_POWER_BYPASS_DIS	(1<<1)
6350
6351#define GEN9_HALF_SLICE_CHICKEN7	0xe194
6352#define   GEN9_ENABLE_YV12_BUGFIX	(1<<4)
6353
6354/* Audio */
6355#define G4X_AUD_VID_DID			(dev_priv->info.display_mmio_offset + 0x62020)
6356#define   INTEL_AUDIO_DEVCL		0x808629FB
6357#define   INTEL_AUDIO_DEVBLC		0x80862801
6358#define   INTEL_AUDIO_DEVCTG		0x80862802
6359
6360#define G4X_AUD_CNTL_ST			0x620B4
6361#define   G4X_ELDV_DEVCL_DEVBLC		(1 << 13)
6362#define   G4X_ELDV_DEVCTG		(1 << 14)
6363#define   G4X_ELD_ADDR_MASK		(0xf << 5)
6364#define   G4X_ELD_ACK			(1 << 4)
6365#define G4X_HDMIW_HDMIEDID		0x6210C
6366
6367#define _IBX_HDMIW_HDMIEDID_A		0xE2050
6368#define _IBX_HDMIW_HDMIEDID_B		0xE2150
6369#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6370					_IBX_HDMIW_HDMIEDID_A, \
6371					_IBX_HDMIW_HDMIEDID_B)
6372#define _IBX_AUD_CNTL_ST_A		0xE20B4
6373#define _IBX_AUD_CNTL_ST_B		0xE21B4
6374#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6375					_IBX_AUD_CNTL_ST_A, \
6376					_IBX_AUD_CNTL_ST_B)
6377#define   IBX_ELD_BUFFER_SIZE_MASK	(0x1f << 10)
6378#define   IBX_ELD_ADDRESS_MASK		(0x1f << 5)
6379#define   IBX_ELD_ACK			(1 << 4)
6380#define IBX_AUD_CNTL_ST2		0xE20C0
6381#define   IBX_CP_READY(port)		((1 << 1) << (((port) - 1) * 4))
6382#define   IBX_ELD_VALID(port)		((1 << 0) << (((port) - 1) * 4))
6383
6384#define _CPT_HDMIW_HDMIEDID_A		0xE5050
6385#define _CPT_HDMIW_HDMIEDID_B		0xE5150
6386#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6387					_CPT_HDMIW_HDMIEDID_A, \
6388					_CPT_HDMIW_HDMIEDID_B)
6389#define _CPT_AUD_CNTL_ST_A		0xE50B4
6390#define _CPT_AUD_CNTL_ST_B		0xE51B4
6391#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6392					_CPT_AUD_CNTL_ST_A, \
6393					_CPT_AUD_CNTL_ST_B)
6394#define CPT_AUD_CNTRL_ST2		0xE50C0
6395
6396#define _VLV_HDMIW_HDMIEDID_A		(VLV_DISPLAY_BASE + 0x62050)
6397#define _VLV_HDMIW_HDMIEDID_B		(VLV_DISPLAY_BASE + 0x62150)
6398#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6399					_VLV_HDMIW_HDMIEDID_A, \
6400					_VLV_HDMIW_HDMIEDID_B)
6401#define _VLV_AUD_CNTL_ST_A		(VLV_DISPLAY_BASE + 0x620B4)
6402#define _VLV_AUD_CNTL_ST_B		(VLV_DISPLAY_BASE + 0x621B4)
6403#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6404					_VLV_AUD_CNTL_ST_A, \
6405					_VLV_AUD_CNTL_ST_B)
6406#define VLV_AUD_CNTL_ST2		(VLV_DISPLAY_BASE + 0x620C0)
6407
6408/* These are the 4 32-bit write offset registers for each stream
6409 * output buffer.  It determines the offset from the
6410 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6411 */
6412#define GEN7_SO_WRITE_OFFSET(n)		(0x5280 + (n) * 4)
6413
6414#define _IBX_AUD_CONFIG_A		0xe2000
6415#define _IBX_AUD_CONFIG_B		0xe2100
6416#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
6417					_IBX_AUD_CONFIG_A, \
6418					_IBX_AUD_CONFIG_B)
6419#define _CPT_AUD_CONFIG_A		0xe5000
6420#define _CPT_AUD_CONFIG_B		0xe5100
6421#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
6422					_CPT_AUD_CONFIG_A, \
6423					_CPT_AUD_CONFIG_B)
6424#define _VLV_AUD_CONFIG_A		(VLV_DISPLAY_BASE + 0x62000)
6425#define _VLV_AUD_CONFIG_B		(VLV_DISPLAY_BASE + 0x62100)
6426#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
6427					_VLV_AUD_CONFIG_A, \
6428					_VLV_AUD_CONFIG_B)
6429
6430#define   AUD_CONFIG_N_VALUE_INDEX		(1 << 29)
6431#define   AUD_CONFIG_N_PROG_ENABLE		(1 << 28)
6432#define   AUD_CONFIG_UPPER_N_SHIFT		20
6433#define   AUD_CONFIG_UPPER_N_MASK		(0xff << 20)
6434#define   AUD_CONFIG_LOWER_N_SHIFT		4
6435#define   AUD_CONFIG_LOWER_N_MASK		(0xfff << 4)
6436#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT	16
6437#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK	(0xf << 16)
6438#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25175	(0 << 16)
6439#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25200	(1 << 16)
6440#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27000	(2 << 16)
6441#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27027	(3 << 16)
6442#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54000	(4 << 16)
6443#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54054	(5 << 16)
6444#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74176	(6 << 16)
6445#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74250	(7 << 16)
6446#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148352	(8 << 16)
6447#define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148500	(9 << 16)
6448#define   AUD_CONFIG_DISABLE_NCTS		(1 << 3)
6449
6450/* HSW Audio */
6451#define _HSW_AUD_CONFIG_A		0x65000
6452#define _HSW_AUD_CONFIG_B		0x65100
6453#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6454					_HSW_AUD_CONFIG_A, \
6455					_HSW_AUD_CONFIG_B)
6456
6457#define _HSW_AUD_MISC_CTRL_A		0x65010
6458#define _HSW_AUD_MISC_CTRL_B		0x65110
6459#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6460					_HSW_AUD_MISC_CTRL_A, \
6461					_HSW_AUD_MISC_CTRL_B)
6462
6463#define _HSW_AUD_DIP_ELD_CTRL_ST_A	0x650b4
6464#define _HSW_AUD_DIP_ELD_CTRL_ST_B	0x651b4
6465#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6466					_HSW_AUD_DIP_ELD_CTRL_ST_A, \
6467					_HSW_AUD_DIP_ELD_CTRL_ST_B)
6468
6469/* Audio Digital Converter */
6470#define _HSW_AUD_DIG_CNVT_1		0x65080
6471#define _HSW_AUD_DIG_CNVT_2		0x65180
6472#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6473					_HSW_AUD_DIG_CNVT_1, \
6474					_HSW_AUD_DIG_CNVT_2)
6475#define DIP_PORT_SEL_MASK		0x3
6476
6477#define _HSW_AUD_EDID_DATA_A		0x65050
6478#define _HSW_AUD_EDID_DATA_B		0x65150
6479#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6480					_HSW_AUD_EDID_DATA_A, \
6481					_HSW_AUD_EDID_DATA_B)
6482
6483#define HSW_AUD_PIPE_CONV_CFG		0x6507c
6484#define HSW_AUD_PIN_ELD_CP_VLD		0x650c0
6485#define   AUDIO_INACTIVE(trans)		((1 << 3) << ((trans) * 4))
6486#define   AUDIO_OUTPUT_ENABLE(trans)	((1 << 2) << ((trans) * 4))
6487#define   AUDIO_CP_READY(trans)		((1 << 1) << ((trans) * 4))
6488#define   AUDIO_ELD_VALID(trans)	((1 << 0) << ((trans) * 4))
6489
6490/* HSW Power Wells */
6491#define HSW_PWR_WELL_BIOS			0x45400 /* CTL1 */
6492#define HSW_PWR_WELL_DRIVER			0x45404 /* CTL2 */
6493#define HSW_PWR_WELL_KVMR			0x45408 /* CTL3 */
6494#define HSW_PWR_WELL_DEBUG			0x4540C /* CTL4 */
6495#define   HSW_PWR_WELL_ENABLE_REQUEST		(1<<31)
6496#define   HSW_PWR_WELL_STATE_ENABLED		(1<<30)
6497#define HSW_PWR_WELL_CTL5			0x45410
6498#define   HSW_PWR_WELL_ENABLE_SINGLE_STEP	(1<<31)
6499#define   HSW_PWR_WELL_PWR_GATE_OVERRIDE	(1<<20)
6500#define   HSW_PWR_WELL_FORCE_ON			(1<<19)
6501#define HSW_PWR_WELL_CTL6			0x45414
6502
6503/* SKL Fuse Status */
6504#define SKL_FUSE_STATUS				0x42000
6505#define  SKL_FUSE_DOWNLOAD_STATUS              (1<<31)
6506#define  SKL_FUSE_PG0_DIST_STATUS              (1<<27)
6507#define  SKL_FUSE_PG1_DIST_STATUS              (1<<26)
6508#define  SKL_FUSE_PG2_DIST_STATUS              (1<<25)
6509
6510/* Per-pipe DDI Function Control */
6511#define TRANS_DDI_FUNC_CTL_A		0x60400
6512#define TRANS_DDI_FUNC_CTL_B		0x61400
6513#define TRANS_DDI_FUNC_CTL_C		0x62400
6514#define TRANS_DDI_FUNC_CTL_EDP		0x6F400
6515#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6516
6517#define  TRANS_DDI_FUNC_ENABLE		(1<<31)
6518/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
6519#define  TRANS_DDI_PORT_MASK		(7<<28)
6520#define  TRANS_DDI_PORT_SHIFT		28
6521#define  TRANS_DDI_SELECT_PORT(x)	((x)<<28)
6522#define  TRANS_DDI_PORT_NONE		(0<<28)
6523#define  TRANS_DDI_MODE_SELECT_MASK	(7<<24)
6524#define  TRANS_DDI_MODE_SELECT_HDMI	(0<<24)
6525#define  TRANS_DDI_MODE_SELECT_DVI	(1<<24)
6526#define  TRANS_DDI_MODE_SELECT_DP_SST	(2<<24)
6527#define  TRANS_DDI_MODE_SELECT_DP_MST	(3<<24)
6528#define  TRANS_DDI_MODE_SELECT_FDI	(4<<24)
6529#define  TRANS_DDI_BPC_MASK		(7<<20)
6530#define  TRANS_DDI_BPC_8		(0<<20)
6531#define  TRANS_DDI_BPC_10		(1<<20)
6532#define  TRANS_DDI_BPC_6		(2<<20)
6533#define  TRANS_DDI_BPC_12		(3<<20)
6534#define  TRANS_DDI_PVSYNC		(1<<17)
6535#define  TRANS_DDI_PHSYNC		(1<<16)
6536#define  TRANS_DDI_EDP_INPUT_MASK	(7<<12)
6537#define  TRANS_DDI_EDP_INPUT_A_ON	(0<<12)
6538#define  TRANS_DDI_EDP_INPUT_A_ONOFF	(4<<12)
6539#define  TRANS_DDI_EDP_INPUT_B_ONOFF	(5<<12)
6540#define  TRANS_DDI_EDP_INPUT_C_ONOFF	(6<<12)
6541#define  TRANS_DDI_DP_VC_PAYLOAD_ALLOC	(1<<8)
6542#define  TRANS_DDI_BFI_ENABLE		(1<<4)
6543
6544/* DisplayPort Transport Control */
6545#define DP_TP_CTL_A			0x64040
6546#define DP_TP_CTL_B			0x64140
6547#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6548#define  DP_TP_CTL_ENABLE			(1<<31)
6549#define  DP_TP_CTL_MODE_SST			(0<<27)
6550#define  DP_TP_CTL_MODE_MST			(1<<27)
6551#define  DP_TP_CTL_FORCE_ACT			(1<<25)
6552#define  DP_TP_CTL_ENHANCED_FRAME_ENABLE	(1<<18)
6553#define  DP_TP_CTL_FDI_AUTOTRAIN		(1<<15)
6554#define  DP_TP_CTL_LINK_TRAIN_MASK		(7<<8)
6555#define  DP_TP_CTL_LINK_TRAIN_PAT1		(0<<8)
6556#define  DP_TP_CTL_LINK_TRAIN_PAT2		(1<<8)
6557#define  DP_TP_CTL_LINK_TRAIN_PAT3		(4<<8)
6558#define  DP_TP_CTL_LINK_TRAIN_IDLE		(2<<8)
6559#define  DP_TP_CTL_LINK_TRAIN_NORMAL		(3<<8)
6560#define  DP_TP_CTL_SCRAMBLE_DISABLE		(1<<7)
6561
6562/* DisplayPort Transport Status */
6563#define DP_TP_STATUS_A			0x64044
6564#define DP_TP_STATUS_B			0x64144
6565#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
6566#define  DP_TP_STATUS_IDLE_DONE			(1<<25)
6567#define  DP_TP_STATUS_ACT_SENT			(1<<24)
6568#define  DP_TP_STATUS_MODE_STATUS_MST		(1<<23)
6569#define  DP_TP_STATUS_AUTOTRAIN_DONE		(1<<12)
6570#define  DP_TP_STATUS_PAYLOAD_MAPPING_VC2	(3 << 8)
6571#define  DP_TP_STATUS_PAYLOAD_MAPPING_VC1	(3 << 4)
6572#define  DP_TP_STATUS_PAYLOAD_MAPPING_VC0	(3 << 0)
6573
6574/* DDI Buffer Control */
6575#define DDI_BUF_CTL_A				0x64000
6576#define DDI_BUF_CTL_B				0x64100
6577#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6578#define  DDI_BUF_CTL_ENABLE			(1<<31)
6579#define  DDI_BUF_TRANS_SELECT(n)	((n) << 24)
6580#define  DDI_BUF_EMP_MASK			(0xf<<24)
6581#define  DDI_BUF_PORT_REVERSAL			(1<<16)
6582#define  DDI_BUF_IS_IDLE			(1<<7)
6583#define  DDI_A_4_LANES				(1<<4)
6584#define  DDI_PORT_WIDTH(width)			(((width) - 1) << 1)
6585#define  DDI_INIT_DISPLAY_DETECTED		(1<<0)
6586
6587/* DDI Buffer Translations */
6588#define DDI_BUF_TRANS_A				0x64E00
6589#define DDI_BUF_TRANS_B				0x64E60
6590#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
6591
6592/* Sideband Interface (SBI) is programmed indirectly, via
6593 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6594 * which contains the payload */
6595#define SBI_ADDR			0xC6000
6596#define SBI_DATA			0xC6004
6597#define SBI_CTL_STAT			0xC6008
6598#define  SBI_CTL_DEST_ICLK		(0x0<<16)
6599#define  SBI_CTL_DEST_MPHY		(0x1<<16)
6600#define  SBI_CTL_OP_IORD		(0x2<<8)
6601#define  SBI_CTL_OP_IOWR		(0x3<<8)
6602#define  SBI_CTL_OP_CRRD		(0x6<<8)
6603#define  SBI_CTL_OP_CRWR		(0x7<<8)
6604#define  SBI_RESPONSE_FAIL		(0x1<<1)
6605#define  SBI_RESPONSE_SUCCESS		(0x0<<1)
6606#define  SBI_BUSY			(0x1<<0)
6607#define  SBI_READY			(0x0<<0)
6608
6609/* SBI offsets */
6610#define  SBI_SSCDIVINTPHASE6			0x0600
6611#define   SBI_SSCDIVINTPHASE_DIVSEL_MASK	((0x7f)<<1)
6612#define   SBI_SSCDIVINTPHASE_DIVSEL(x)		((x)<<1)
6613#define   SBI_SSCDIVINTPHASE_INCVAL_MASK	((0x7f)<<8)
6614#define   SBI_SSCDIVINTPHASE_INCVAL(x)		((x)<<8)
6615#define   SBI_SSCDIVINTPHASE_DIR(x)		((x)<<15)
6616#define   SBI_SSCDIVINTPHASE_PROPAGATE		(1<<0)
6617#define  SBI_SSCCTL				0x020c
6618#define  SBI_SSCCTL6				0x060C
6619#define   SBI_SSCCTL_PATHALT			(1<<3)
6620#define   SBI_SSCCTL_DISABLE			(1<<0)
6621#define  SBI_SSCAUXDIV6				0x0610
6622#define   SBI_SSCAUXDIV_FINALDIV2SEL(x)		((x)<<4)
6623#define  SBI_DBUFF0				0x2a00
6624#define  SBI_GEN0				0x1f00
6625#define   SBI_GEN0_CFG_BUFFENABLE_DISABLE	(1<<0)
6626
6627/* LPT PIXCLK_GATE */
6628#define PIXCLK_GATE			0xC6020
6629#define  PIXCLK_GATE_UNGATE		(1<<0)
6630#define  PIXCLK_GATE_GATE		(0<<0)
6631
6632/* SPLL */
6633#define SPLL_CTL			0x46020
6634#define  SPLL_PLL_ENABLE		(1<<31)
6635#define  SPLL_PLL_SSC			(1<<28)
6636#define  SPLL_PLL_NON_SSC		(2<<28)
6637#define  SPLL_PLL_LCPLL			(3<<28)
6638#define  SPLL_PLL_REF_MASK		(3<<28)
6639#define  SPLL_PLL_FREQ_810MHz		(0<<26)
6640#define  SPLL_PLL_FREQ_1350MHz		(1<<26)
6641#define  SPLL_PLL_FREQ_2700MHz		(2<<26)
6642#define  SPLL_PLL_FREQ_MASK		(3<<26)
6643
6644/* WRPLL */
6645#define WRPLL_CTL1			0x46040
6646#define WRPLL_CTL2			0x46060
6647#define WRPLL_CTL(pll)			(pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
6648#define  WRPLL_PLL_ENABLE		(1<<31)
6649#define  WRPLL_PLL_SSC			(1<<28)
6650#define  WRPLL_PLL_NON_SSC		(2<<28)
6651#define  WRPLL_PLL_LCPLL		(3<<28)
6652#define  WRPLL_PLL_REF_MASK		(3<<28)
6653/* WRPLL divider programming */
6654#define  WRPLL_DIVIDER_REFERENCE(x)	((x)<<0)
6655#define  WRPLL_DIVIDER_REF_MASK		(0xff)
6656#define  WRPLL_DIVIDER_POST(x)		((x)<<8)
6657#define  WRPLL_DIVIDER_POST_MASK	(0x3f<<8)
6658#define  WRPLL_DIVIDER_POST_SHIFT	8
6659#define  WRPLL_DIVIDER_FEEDBACK(x)	((x)<<16)
6660#define  WRPLL_DIVIDER_FB_SHIFT		16
6661#define  WRPLL_DIVIDER_FB_MASK		(0xff<<16)
6662
6663/* Port clock selection */
6664#define PORT_CLK_SEL_A			0x46100
6665#define PORT_CLK_SEL_B			0x46104
6666#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
6667#define  PORT_CLK_SEL_LCPLL_2700	(0<<29)
6668#define  PORT_CLK_SEL_LCPLL_1350	(1<<29)
6669#define  PORT_CLK_SEL_LCPLL_810		(2<<29)
6670#define  PORT_CLK_SEL_SPLL		(3<<29)
6671#define  PORT_CLK_SEL_WRPLL(pll)	(((pll)+4)<<29)
6672#define  PORT_CLK_SEL_WRPLL1		(4<<29)
6673#define  PORT_CLK_SEL_WRPLL2		(5<<29)
6674#define  PORT_CLK_SEL_NONE		(7<<29)
6675#define  PORT_CLK_SEL_MASK		(7<<29)
6676
6677/* Transcoder clock selection */
6678#define TRANS_CLK_SEL_A			0x46140
6679#define TRANS_CLK_SEL_B			0x46144
6680#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6681/* For each transcoder, we need to select the corresponding port clock */
6682#define  TRANS_CLK_SEL_DISABLED		(0x0<<29)
6683#define  TRANS_CLK_SEL_PORT(x)		((x+1)<<29)
6684
6685#define TRANSA_MSA_MISC			0x60410
6686#define TRANSB_MSA_MISC			0x61410
6687#define TRANSC_MSA_MISC			0x62410
6688#define TRANS_EDP_MSA_MISC		0x6f410
6689#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6690
6691#define  TRANS_MSA_SYNC_CLK		(1<<0)
6692#define  TRANS_MSA_6_BPC		(0<<5)
6693#define  TRANS_MSA_8_BPC		(1<<5)
6694#define  TRANS_MSA_10_BPC		(2<<5)
6695#define  TRANS_MSA_12_BPC		(3<<5)
6696#define  TRANS_MSA_16_BPC		(4<<5)
6697
6698/* LCPLL Control */
6699#define LCPLL_CTL			0x130040
6700#define  LCPLL_PLL_DISABLE		(1<<31)
6701#define  LCPLL_PLL_LOCK			(1<<30)
6702#define  LCPLL_CLK_FREQ_MASK		(3<<26)
6703#define  LCPLL_CLK_FREQ_450		(0<<26)
6704#define  LCPLL_CLK_FREQ_54O_BDW		(1<<26)
6705#define  LCPLL_CLK_FREQ_337_5_BDW	(2<<26)
6706#define  LCPLL_CLK_FREQ_675_BDW		(3<<26)
6707#define  LCPLL_CD_CLOCK_DISABLE		(1<<25)
6708#define  LCPLL_CD2X_CLOCK_DISABLE	(1<<23)
6709#define  LCPLL_POWER_DOWN_ALLOW		(1<<22)
6710#define  LCPLL_CD_SOURCE_FCLK		(1<<21)
6711#define  LCPLL_CD_SOURCE_FCLK_DONE	(1<<19)
6712
6713/*
6714 * SKL Clocks
6715 */
6716
6717/* CDCLK_CTL */
6718#define CDCLK_CTL			0x46000
6719#define  CDCLK_FREQ_SEL_MASK		(3<<26)
6720#define  CDCLK_FREQ_450_432		(0<<26)
6721#define  CDCLK_FREQ_540			(1<<26)
6722#define  CDCLK_FREQ_337_308		(2<<26)
6723#define  CDCLK_FREQ_675_617		(3<<26)
6724#define  CDCLK_FREQ_DECIMAL_MASK	(0x7ff)
6725
6726/* LCPLL_CTL */
6727#define LCPLL1_CTL		0x46010
6728#define LCPLL2_CTL		0x46014
6729#define  LCPLL_PLL_ENABLE	(1<<31)
6730
6731/* DPLL control1 */
6732#define DPLL_CTRL1		0x6C058
6733#define  DPLL_CTRL1_HDMI_MODE(id)		(1<<((id)*6+5))
6734#define  DPLL_CTRL1_SSC(id)			(1<<((id)*6+4))
6735#define  DPLL_CRTL1_LINK_RATE_MASK(id)		(7<<((id)*6+1))
6736#define  DPLL_CRTL1_LINK_RATE_SHIFT(id)		((id)*6+1)
6737#define  DPLL_CRTL1_LINK_RATE(linkrate, id)	((linkrate)<<((id)*6+1))
6738#define  DPLL_CTRL1_OVERRIDE(id)		(1<<((id)*6))
6739#define  DPLL_CRTL1_LINK_RATE_2700		0
6740#define  DPLL_CRTL1_LINK_RATE_1350		1
6741#define  DPLL_CRTL1_LINK_RATE_810		2
6742#define  DPLL_CRTL1_LINK_RATE_1620		3
6743#define  DPLL_CRTL1_LINK_RATE_1080		4
6744#define  DPLL_CRTL1_LINK_RATE_2160		5
6745
6746/* DPLL control2 */
6747#define DPLL_CTRL2				0x6C05C
6748#define  DPLL_CTRL2_DDI_CLK_OFF(port)		(1<<(port+15))
6749#define  DPLL_CTRL2_DDI_CLK_SEL_MASK(port)	(3<<((port)*3+1))
6750#define  DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port)    ((port)*3+1)
6751#define  DPLL_CTRL2_DDI_CLK_SEL(clk, port)	(clk<<((port)*3+1))
6752#define  DPLL_CTRL2_DDI_SEL_OVERRIDE(port)     (1<<((port)*3))
6753
6754/* DPLL Status */
6755#define DPLL_STATUS	0x6C060
6756#define  DPLL_LOCK(id) (1<<((id)*8))
6757
6758/* DPLL cfg */
6759#define DPLL1_CFGCR1	0x6C040
6760#define DPLL2_CFGCR1	0x6C048
6761#define DPLL3_CFGCR1	0x6C050
6762#define  DPLL_CFGCR1_FREQ_ENABLE	(1<<31)
6763#define  DPLL_CFGCR1_DCO_FRACTION_MASK	(0x7fff<<9)
6764#define  DPLL_CFGCR1_DCO_FRACTION(x)	(x<<9)
6765#define  DPLL_CFGCR1_DCO_INTEGER_MASK	(0x1ff)
6766
6767#define DPLL1_CFGCR2	0x6C044
6768#define DPLL2_CFGCR2	0x6C04C
6769#define DPLL3_CFGCR2	0x6C054
6770#define  DPLL_CFGCR2_QDIV_RATIO_MASK	(0xff<<8)
6771#define  DPLL_CFGCR2_QDIV_RATIO(x)	(x<<8)
6772#define  DPLL_CFGCR2_QDIV_MODE(x)	(x<<7)
6773#define  DPLL_CFGCR2_KDIV_MASK		(3<<5)
6774#define  DPLL_CFGCR2_KDIV(x)		(x<<5)
6775#define  DPLL_CFGCR2_KDIV_5 (0<<5)
6776#define  DPLL_CFGCR2_KDIV_2 (1<<5)
6777#define  DPLL_CFGCR2_KDIV_3 (2<<5)
6778#define  DPLL_CFGCR2_KDIV_1 (3<<5)
6779#define  DPLL_CFGCR2_PDIV_MASK		(7<<2)
6780#define  DPLL_CFGCR2_PDIV(x)		(x<<2)
6781#define  DPLL_CFGCR2_PDIV_1 (0<<2)
6782#define  DPLL_CFGCR2_PDIV_2 (1<<2)
6783#define  DPLL_CFGCR2_PDIV_3 (2<<2)
6784#define  DPLL_CFGCR2_PDIV_7 (4<<2)
6785#define  DPLL_CFGCR2_CENTRAL_FREQ_MASK	(3)
6786
6787#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6788#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6789
6790/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6791 * since on HSW we can't write to it using I915_WRITE. */
6792#define D_COMP_HSW			(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6793#define D_COMP_BDW			0x138144
6794#define  D_COMP_RCOMP_IN_PROGRESS	(1<<9)
6795#define  D_COMP_COMP_FORCE		(1<<8)
6796#define  D_COMP_COMP_DISABLE		(1<<0)
6797
6798/* Pipe WM_LINETIME - watermark line time */
6799#define PIPE_WM_LINETIME_A		0x45270
6800#define PIPE_WM_LINETIME_B		0x45274
6801#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6802					   PIPE_WM_LINETIME_B)
6803#define   PIPE_WM_LINETIME_MASK			(0x1ff)
6804#define   PIPE_WM_LINETIME_TIME(x)		((x))
6805#define   PIPE_WM_LINETIME_IPS_LINETIME_MASK	(0x1ff<<16)
6806#define   PIPE_WM_LINETIME_IPS_LINETIME(x)	((x)<<16)
6807
6808/* SFUSE_STRAP */
6809#define SFUSE_STRAP			0xc2014
6810#define  SFUSE_STRAP_FUSE_LOCK		(1<<13)
6811#define  SFUSE_STRAP_DISPLAY_DISABLED	(1<<7)
6812#define  SFUSE_STRAP_DDIB_DETECTED	(1<<2)
6813#define  SFUSE_STRAP_DDIC_DETECTED	(1<<1)
6814#define  SFUSE_STRAP_DDID_DETECTED	(1<<0)
6815
6816#define WM_MISC				0x45260
6817#define  WM_MISC_DATA_PARTITION_5_6	(1 << 0)
6818
6819#define WM_DBG				0x45280
6820#define  WM_DBG_DISALLOW_MULTIPLE_LP	(1<<0)
6821#define  WM_DBG_DISALLOW_MAXFIFO	(1<<1)
6822#define  WM_DBG_DISALLOW_SPRITE		(1<<2)
6823
6824/* pipe CSC */
6825#define _PIPE_A_CSC_COEFF_RY_GY	0x49010
6826#define _PIPE_A_CSC_COEFF_BY	0x49014
6827#define _PIPE_A_CSC_COEFF_RU_GU	0x49018
6828#define _PIPE_A_CSC_COEFF_BU	0x4901c
6829#define _PIPE_A_CSC_COEFF_RV_GV	0x49020
6830#define _PIPE_A_CSC_COEFF_BV	0x49024
6831#define _PIPE_A_CSC_MODE	0x49028
6832#define   CSC_BLACK_SCREEN_OFFSET	(1 << 2)
6833#define   CSC_POSITION_BEFORE_GAMMA	(1 << 1)
6834#define   CSC_MODE_YUV_TO_RGB		(1 << 0)
6835#define _PIPE_A_CSC_PREOFF_HI	0x49030
6836#define _PIPE_A_CSC_PREOFF_ME	0x49034
6837#define _PIPE_A_CSC_PREOFF_LO	0x49038
6838#define _PIPE_A_CSC_POSTOFF_HI	0x49040
6839#define _PIPE_A_CSC_POSTOFF_ME	0x49044
6840#define _PIPE_A_CSC_POSTOFF_LO	0x49048
6841
6842#define _PIPE_B_CSC_COEFF_RY_GY	0x49110
6843#define _PIPE_B_CSC_COEFF_BY	0x49114
6844#define _PIPE_B_CSC_COEFF_RU_GU	0x49118
6845#define _PIPE_B_CSC_COEFF_BU	0x4911c
6846#define _PIPE_B_CSC_COEFF_RV_GV	0x49120
6847#define _PIPE_B_CSC_COEFF_BV	0x49124
6848#define _PIPE_B_CSC_MODE	0x49128
6849#define _PIPE_B_CSC_PREOFF_HI	0x49130
6850#define _PIPE_B_CSC_PREOFF_ME	0x49134
6851#define _PIPE_B_CSC_PREOFF_LO	0x49138
6852#define _PIPE_B_CSC_POSTOFF_HI	0x49140
6853#define _PIPE_B_CSC_POSTOFF_ME	0x49144
6854#define _PIPE_B_CSC_POSTOFF_LO	0x49148
6855
6856#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6857#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6858#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6859#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6860#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6861#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6862#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6863#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6864#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6865#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6866#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6867#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6868#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6869
6870/* MIPI DSI registers */
6871
6872#define _MIPI_PORT(port, a, c)	_PORT3(port, a, 0, c)	/* ports A and C only */
6873
6874#define _MIPIA_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61190)
6875#define _MIPIC_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61700)
6876#define MIPI_PORT_CTRL(port)	_MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
6877#define  DPI_ENABLE					(1 << 31) /* A + C */
6878#define  MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT		27
6879#define  MIPIA_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 27)
6880#define  DUAL_LINK_MODE_SHIFT				26
6881#define  DUAL_LINK_MODE_MASK				(1 << 26)
6882#define  DUAL_LINK_MODE_FRONT_BACK			(0 << 26)
6883#define  DUAL_LINK_MODE_PIXEL_ALTERNATIVE		(1 << 26)
6884#define  DITHERING_ENABLE				(1 << 25) /* A + C */
6885#define  FLOPPED_HSTX					(1 << 23)
6886#define  DE_INVERT					(1 << 19) /* XXX */
6887#define  MIPIA_FLISDSI_DELAY_COUNT_SHIFT		18
6888#define  MIPIA_FLISDSI_DELAY_COUNT_MASK			(0xf << 18)
6889#define  AFE_LATCHOUT					(1 << 17)
6890#define  LP_OUTPUT_HOLD					(1 << 16)
6891#define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT		15
6892#define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK		(1 << 15)
6893#define  MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT		11
6894#define  MIPIC_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 11)
6895#define  CSB_SHIFT					9
6896#define  CSB_MASK					(3 << 9)
6897#define  CSB_20MHZ					(0 << 9)
6898#define  CSB_10MHZ					(1 << 9)
6899#define  CSB_40MHZ					(2 << 9)
6900#define  BANDGAP_MASK					(1 << 8)
6901#define  BANDGAP_PNW_CIRCUIT				(0 << 8)
6902#define  BANDGAP_LNC_CIRCUIT				(1 << 8)
6903#define  MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT		5
6904#define  MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK		(7 << 5)
6905#define  TEARING_EFFECT_DELAY				(1 << 4) /* A + C */
6906#define  TEARING_EFFECT_SHIFT				2 /* A + C */
6907#define  TEARING_EFFECT_MASK				(3 << 2)
6908#define  TEARING_EFFECT_OFF				(0 << 2)
6909#define  TEARING_EFFECT_DSI				(1 << 2)
6910#define  TEARING_EFFECT_GPIO				(2 << 2)
6911#define  LANE_CONFIGURATION_SHIFT			0
6912#define  LANE_CONFIGURATION_MASK			(3 << 0)
6913#define  LANE_CONFIGURATION_4LANE			(0 << 0)
6914#define  LANE_CONFIGURATION_DUAL_LINK_A			(1 << 0)
6915#define  LANE_CONFIGURATION_DUAL_LINK_B			(2 << 0)
6916
6917#define _MIPIA_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61194)
6918#define _MIPIC_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61704)
6919#define MIPI_TEARING_CTRL(port)			_MIPI_PORT(port, \
6920				_MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
6921#define  TEARING_EFFECT_DELAY_SHIFT			0
6922#define  TEARING_EFFECT_DELAY_MASK			(0xffff << 0)
6923
6924/* XXX: all bits reserved */
6925#define _MIPIA_AUTOPWG			(VLV_DISPLAY_BASE + 0x611a0)
6926
6927/* MIPI DSI Controller and D-PHY registers */
6928
6929#define _MIPIA_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb000)
6930#define _MIPIC_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb800)
6931#define MIPI_DEVICE_READY(port)		_MIPI_PORT(port, _MIPIA_DEVICE_READY, \
6932						_MIPIC_DEVICE_READY)
6933#define  BUS_POSSESSION					(1 << 3) /* set to give bus to receiver */
6934#define  ULPS_STATE_MASK				(3 << 1)
6935#define  ULPS_STATE_ENTER				(2 << 1)
6936#define  ULPS_STATE_EXIT				(1 << 1)
6937#define  ULPS_STATE_NORMAL_OPERATION			(0 << 1)
6938#define  DEVICE_READY					(1 << 0)
6939
6940#define _MIPIA_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb004)
6941#define _MIPIC_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb804)
6942#define MIPI_INTR_STAT(port)		_MIPI_PORT(port, _MIPIA_INTR_STAT, \
6943					_MIPIC_INTR_STAT)
6944#define _MIPIA_INTR_EN			(dev_priv->mipi_mmio_base + 0xb008)
6945#define _MIPIC_INTR_EN			(dev_priv->mipi_mmio_base + 0xb808)
6946#define MIPI_INTR_EN(port)		_MIPI_PORT(port, _MIPIA_INTR_EN, \
6947					_MIPIC_INTR_EN)
6948#define  TEARING_EFFECT					(1 << 31)
6949#define  SPL_PKT_SENT_INTERRUPT				(1 << 30)
6950#define  GEN_READ_DATA_AVAIL				(1 << 29)
6951#define  LP_GENERIC_WR_FIFO_FULL			(1 << 28)
6952#define  HS_GENERIC_WR_FIFO_FULL			(1 << 27)
6953#define  RX_PROT_VIOLATION				(1 << 26)
6954#define  RX_INVALID_TX_LENGTH				(1 << 25)
6955#define  ACK_WITH_NO_ERROR				(1 << 24)
6956#define  TURN_AROUND_ACK_TIMEOUT			(1 << 23)
6957#define  LP_RX_TIMEOUT					(1 << 22)
6958#define  HS_TX_TIMEOUT					(1 << 21)
6959#define  DPI_FIFO_UNDERRUN				(1 << 20)
6960#define  LOW_CONTENTION					(1 << 19)
6961#define  HIGH_CONTENTION				(1 << 18)
6962#define  TXDSI_VC_ID_INVALID				(1 << 17)
6963#define  TXDSI_DATA_TYPE_NOT_RECOGNISED			(1 << 16)
6964#define  TXCHECKSUM_ERROR				(1 << 15)
6965#define  TXECC_MULTIBIT_ERROR				(1 << 14)
6966#define  TXECC_SINGLE_BIT_ERROR				(1 << 13)
6967#define  TXFALSE_CONTROL_ERROR				(1 << 12)
6968#define  RXDSI_VC_ID_INVALID				(1 << 11)
6969#define  RXDSI_DATA_TYPE_NOT_REGOGNISED			(1 << 10)
6970#define  RXCHECKSUM_ERROR				(1 << 9)
6971#define  RXECC_MULTIBIT_ERROR				(1 << 8)
6972#define  RXECC_SINGLE_BIT_ERROR				(1 << 7)
6973#define  RXFALSE_CONTROL_ERROR				(1 << 6)
6974#define  RXHS_RECEIVE_TIMEOUT_ERROR			(1 << 5)
6975#define  RX_LP_TX_SYNC_ERROR				(1 << 4)
6976#define  RXEXCAPE_MODE_ENTRY_ERROR			(1 << 3)
6977#define  RXEOT_SYNC_ERROR				(1 << 2)
6978#define  RXSOT_SYNC_ERROR				(1 << 1)
6979#define  RXSOT_ERROR					(1 << 0)
6980
6981#define _MIPIA_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb00c)
6982#define _MIPIC_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb80c)
6983#define MIPI_DSI_FUNC_PRG(port)		_MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
6984						_MIPIC_DSI_FUNC_PRG)
6985#define  CMD_MODE_DATA_WIDTH_MASK			(7 << 13)
6986#define  CMD_MODE_NOT_SUPPORTED				(0 << 13)
6987#define  CMD_MODE_DATA_WIDTH_16_BIT			(1 << 13)
6988#define  CMD_MODE_DATA_WIDTH_9_BIT			(2 << 13)
6989#define  CMD_MODE_DATA_WIDTH_8_BIT			(3 << 13)
6990#define  CMD_MODE_DATA_WIDTH_OPTION1			(4 << 13)
6991#define  CMD_MODE_DATA_WIDTH_OPTION2			(5 << 13)
6992#define  VID_MODE_FORMAT_MASK				(0xf << 7)
6993#define  VID_MODE_NOT_SUPPORTED				(0 << 7)
6994#define  VID_MODE_FORMAT_RGB565				(1 << 7)
6995#define  VID_MODE_FORMAT_RGB666				(2 << 7)
6996#define  VID_MODE_FORMAT_RGB666_LOOSE			(3 << 7)
6997#define  VID_MODE_FORMAT_RGB888				(4 << 7)
6998#define  CMD_MODE_CHANNEL_NUMBER_SHIFT			5
6999#define  CMD_MODE_CHANNEL_NUMBER_MASK			(3 << 5)
7000#define  VID_MODE_CHANNEL_NUMBER_SHIFT			3
7001#define  VID_MODE_CHANNEL_NUMBER_MASK			(3 << 3)
7002#define  DATA_LANES_PRG_REG_SHIFT			0
7003#define  DATA_LANES_PRG_REG_MASK			(7 << 0)
7004
7005#define _MIPIA_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb010)
7006#define _MIPIC_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb810)
7007#define MIPI_HS_TX_TIMEOUT(port)	_MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7008					_MIPIC_HS_TX_TIMEOUT)
7009#define  HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK		0xffffff
7010
7011#define _MIPIA_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb014)
7012#define _MIPIC_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb814)
7013#define MIPI_LP_RX_TIMEOUT(port)	_MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7014					_MIPIC_LP_RX_TIMEOUT)
7015#define  LOW_POWER_RX_TIMEOUT_COUNTER_MASK		0xffffff
7016
7017#define _MIPIA_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb018)
7018#define _MIPIC_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb818)
7019#define MIPI_TURN_AROUND_TIMEOUT(port)	_MIPI_PORT(port, \
7020			_MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
7021#define  TURN_AROUND_TIMEOUT_MASK			0x3f
7022
7023#define _MIPIA_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb01c)
7024#define _MIPIC_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb81c)
7025#define MIPI_DEVICE_RESET_TIMER(port)	_MIPI_PORT(port, \
7026			_MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
7027#define  DEVICE_RESET_TIMER_MASK			0xffff
7028
7029#define _MIPIA_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb020)
7030#define _MIPIC_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb820)
7031#define MIPI_DPI_RESOLUTION(port)	_MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7032					_MIPIC_DPI_RESOLUTION)
7033#define  VERTICAL_ADDRESS_SHIFT				16
7034#define  VERTICAL_ADDRESS_MASK				(0xffff << 16)
7035#define  HORIZONTAL_ADDRESS_SHIFT			0
7036#define  HORIZONTAL_ADDRESS_MASK			0xffff
7037
7038#define _MIPIA_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb024)
7039#define _MIPIC_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb824)
7040#define MIPI_DBI_FIFO_THROTTLE(port)	_MIPI_PORT(port, \
7041			_MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
7042#define  DBI_FIFO_EMPTY_HALF				(0 << 0)
7043#define  DBI_FIFO_EMPTY_QUARTER				(1 << 0)
7044#define  DBI_FIFO_EMPTY_7_LOCATIONS			(2 << 0)
7045
7046/* regs below are bits 15:0 */
7047#define _MIPIA_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb028)
7048#define _MIPIC_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb828)
7049#define MIPI_HSYNC_PADDING_COUNT(port)	_MIPI_PORT(port, \
7050			_MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
7051
7052#define _MIPIA_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb02c)
7053#define _MIPIC_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb82c)
7054#define MIPI_HBP_COUNT(port)		_MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7055					_MIPIC_HBP_COUNT)
7056
7057#define _MIPIA_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb030)
7058#define _MIPIC_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb830)
7059#define MIPI_HFP_COUNT(port)		_MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7060					_MIPIC_HFP_COUNT)
7061
7062#define _MIPIA_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb034)
7063#define _MIPIC_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb834)
7064#define MIPI_HACTIVE_AREA_COUNT(port)	_MIPI_PORT(port, \
7065			_MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
7066
7067#define _MIPIA_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb038)
7068#define _MIPIC_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb838)
7069#define MIPI_VSYNC_PADDING_COUNT(port)	_MIPI_PORT(port, \
7070			_MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
7071
7072#define _MIPIA_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb03c)
7073#define _MIPIC_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb83c)
7074#define MIPI_VBP_COUNT(port)		_MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7075					_MIPIC_VBP_COUNT)
7076
7077#define _MIPIA_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb040)
7078#define _MIPIC_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb840)
7079#define MIPI_VFP_COUNT(port)		_MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7080					_MIPIC_VFP_COUNT)
7081
7082#define _MIPIA_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb044)
7083#define _MIPIC_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb844)
7084#define MIPI_HIGH_LOW_SWITCH_COUNT(port)	_MIPI_PORT(port,	\
7085		_MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
7086
7087/* regs above are bits 15:0 */
7088
7089#define _MIPIA_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb048)
7090#define _MIPIC_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb848)
7091#define MIPI_DPI_CONTROL(port)		_MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7092					_MIPIC_DPI_CONTROL)
7093#define  DPI_LP_MODE					(1 << 6)
7094#define  BACKLIGHT_OFF					(1 << 5)
7095#define  BACKLIGHT_ON					(1 << 4)
7096#define  COLOR_MODE_OFF					(1 << 3)
7097#define  COLOR_MODE_ON					(1 << 2)
7098#define  TURN_ON					(1 << 1)
7099#define  SHUTDOWN					(1 << 0)
7100
7101#define _MIPIA_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb04c)
7102#define _MIPIC_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb84c)
7103#define MIPI_DPI_DATA(port)		_MIPI_PORT(port, _MIPIA_DPI_DATA, \
7104					_MIPIC_DPI_DATA)
7105#define  COMMAND_BYTE_SHIFT				0
7106#define  COMMAND_BYTE_MASK				(0x3f << 0)
7107
7108#define _MIPIA_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb050)
7109#define _MIPIC_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb850)
7110#define MIPI_INIT_COUNT(port)		_MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7111					_MIPIC_INIT_COUNT)
7112#define  MASTER_INIT_TIMER_SHIFT			0
7113#define  MASTER_INIT_TIMER_MASK				(0xffff << 0)
7114
7115#define _MIPIA_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb054)
7116#define _MIPIC_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb854)
7117#define MIPI_MAX_RETURN_PKT_SIZE(port)	_MIPI_PORT(port, \
7118			_MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
7119#define  MAX_RETURN_PKT_SIZE_SHIFT			0
7120#define  MAX_RETURN_PKT_SIZE_MASK			(0x3ff << 0)
7121
7122#define _MIPIA_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb058)
7123#define _MIPIC_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb858)
7124#define MIPI_VIDEO_MODE_FORMAT(port)	_MIPI_PORT(port, \
7125			_MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
7126#define  RANDOM_DPI_DISPLAY_RESOLUTION			(1 << 4)
7127#define  DISABLE_VIDEO_BTA				(1 << 3)
7128#define  IP_TG_CONFIG					(1 << 2)
7129#define  VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE		(1 << 0)
7130#define  VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS		(2 << 0)
7131#define  VIDEO_MODE_BURST				(3 << 0)
7132
7133#define _MIPIA_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb05c)
7134#define _MIPIC_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb85c)
7135#define MIPI_EOT_DISABLE(port)		_MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7136					_MIPIC_EOT_DISABLE)
7137#define  LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 7)
7138#define  HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 6)
7139#define  LOW_CONTENTION_RECOVERY_DISABLE		(1 << 5)
7140#define  HIGH_CONTENTION_RECOVERY_DISABLE		(1 << 4)
7141#define  TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7142#define  TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE		(1 << 2)
7143#define  CLOCKSTOP					(1 << 1)
7144#define  EOT_DISABLE					(1 << 0)
7145
7146#define _MIPIA_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb060)
7147#define _MIPIC_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb860)
7148#define MIPI_LP_BYTECLK(port)		_MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7149					_MIPIC_LP_BYTECLK)
7150#define  LP_BYTECLK_SHIFT				0
7151#define  LP_BYTECLK_MASK				(0xffff << 0)
7152
7153/* bits 31:0 */
7154#define _MIPIA_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb064)
7155#define _MIPIC_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb864)
7156#define MIPI_LP_GEN_DATA(port)		_MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7157					_MIPIC_LP_GEN_DATA)
7158
7159/* bits 31:0 */
7160#define _MIPIA_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb068)
7161#define _MIPIC_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb868)
7162#define MIPI_HS_GEN_DATA(port)		_MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7163					_MIPIC_HS_GEN_DATA)
7164
7165#define _MIPIA_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb06c)
7166#define _MIPIC_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb86c)
7167#define MIPI_LP_GEN_CTRL(port)		_MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7168					_MIPIC_LP_GEN_CTRL)
7169#define _MIPIA_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb070)
7170#define _MIPIC_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb870)
7171#define MIPI_HS_GEN_CTRL(port)		_MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7172					_MIPIC_HS_GEN_CTRL)
7173#define  LONG_PACKET_WORD_COUNT_SHIFT			8
7174#define  LONG_PACKET_WORD_COUNT_MASK			(0xffff << 8)
7175#define  SHORT_PACKET_PARAM_SHIFT			8
7176#define  SHORT_PACKET_PARAM_MASK			(0xffff << 8)
7177#define  VIRTUAL_CHANNEL_SHIFT				6
7178#define  VIRTUAL_CHANNEL_MASK				(3 << 6)
7179#define  DATA_TYPE_SHIFT				0
7180#define  DATA_TYPE_MASK					(3f << 0)
7181/* data type values, see include/video/mipi_display.h */
7182
7183#define _MIPIA_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb074)
7184#define _MIPIC_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb874)
7185#define MIPI_GEN_FIFO_STAT(port)	_MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7186					_MIPIC_GEN_FIFO_STAT)
7187#define  DPI_FIFO_EMPTY					(1 << 28)
7188#define  DBI_FIFO_EMPTY					(1 << 27)
7189#define  LP_CTRL_FIFO_EMPTY				(1 << 26)
7190#define  LP_CTRL_FIFO_HALF_EMPTY			(1 << 25)
7191#define  LP_CTRL_FIFO_FULL				(1 << 24)
7192#define  HS_CTRL_FIFO_EMPTY				(1 << 18)
7193#define  HS_CTRL_FIFO_HALF_EMPTY			(1 << 17)
7194#define  HS_CTRL_FIFO_FULL				(1 << 16)
7195#define  LP_DATA_FIFO_EMPTY				(1 << 10)
7196#define  LP_DATA_FIFO_HALF_EMPTY			(1 << 9)
7197#define  LP_DATA_FIFO_FULL				(1 << 8)
7198#define  HS_DATA_FIFO_EMPTY				(1 << 2)
7199#define  HS_DATA_FIFO_HALF_EMPTY			(1 << 1)
7200#define  HS_DATA_FIFO_FULL				(1 << 0)
7201
7202#define _MIPIA_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb078)
7203#define _MIPIC_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb878)
7204#define MIPI_HS_LP_DBI_ENABLE(port)	_MIPI_PORT(port, \
7205			_MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
7206#define  DBI_HS_LP_MODE_MASK				(1 << 0)
7207#define  DBI_LP_MODE					(1 << 0)
7208#define  DBI_HS_MODE					(0 << 0)
7209
7210#define _MIPIA_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb080)
7211#define _MIPIC_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb880)
7212#define MIPI_DPHY_PARAM(port)		_MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7213					_MIPIC_DPHY_PARAM)
7214#define  EXIT_ZERO_COUNT_SHIFT				24
7215#define  EXIT_ZERO_COUNT_MASK				(0x3f << 24)
7216#define  TRAIL_COUNT_SHIFT				16
7217#define  TRAIL_COUNT_MASK				(0x1f << 16)
7218#define  CLK_ZERO_COUNT_SHIFT				8
7219#define  CLK_ZERO_COUNT_MASK				(0xff << 8)
7220#define  PREPARE_COUNT_SHIFT				0
7221#define  PREPARE_COUNT_MASK				(0x3f << 0)
7222
7223/* bits 31:0 */
7224#define _MIPIA_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb084)
7225#define _MIPIC_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb884)
7226#define MIPI_DBI_BW_CTRL(port)		_MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7227					_MIPIC_DBI_BW_CTRL)
7228
7229#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base \
7230							+ 0xb088)
7231#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base \
7232							+ 0xb888)
7233#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port)	_MIPI_PORT(port, \
7234	_MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
7235#define  LP_HS_SSW_CNT_SHIFT				16
7236#define  LP_HS_SSW_CNT_MASK				(0xffff << 16)
7237#define  HS_LP_PWR_SW_CNT_SHIFT				0
7238#define  HS_LP_PWR_SW_CNT_MASK				(0xffff << 0)
7239
7240#define _MIPIA_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb08c)
7241#define _MIPIC_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb88c)
7242#define MIPI_STOP_STATE_STALL(port)	_MIPI_PORT(port, \
7243			_MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
7244#define  STOP_STATE_STALL_COUNTER_SHIFT			0
7245#define  STOP_STATE_STALL_COUNTER_MASK			(0xff << 0)
7246
7247#define _MIPIA_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb090)
7248#define _MIPIC_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb890)
7249#define MIPI_INTR_STAT_REG_1(port)	_MIPI_PORT(port, \
7250				_MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
7251#define _MIPIA_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb094)
7252#define _MIPIC_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb894)
7253#define MIPI_INTR_EN_REG_1(port)	_MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7254					_MIPIC_INTR_EN_REG_1)
7255#define  RX_CONTENTION_DETECTED				(1 << 0)
7256
7257/* XXX: only pipe A ?!? */
7258#define MIPIA_DBI_TYPEC_CTRL		(dev_priv->mipi_mmio_base + 0xb100)
7259#define  DBI_TYPEC_ENABLE				(1 << 31)
7260#define  DBI_TYPEC_WIP					(1 << 30)
7261#define  DBI_TYPEC_OPTION_SHIFT				28
7262#define  DBI_TYPEC_OPTION_MASK				(3 << 28)
7263#define  DBI_TYPEC_FREQ_SHIFT				24
7264#define  DBI_TYPEC_FREQ_MASK				(0xf << 24)
7265#define  DBI_TYPEC_OVERRIDE				(1 << 8)
7266#define  DBI_TYPEC_OVERRIDE_COUNTER_SHIFT		0
7267#define  DBI_TYPEC_OVERRIDE_COUNTER_MASK		(0xff << 0)
7268
7269
7270/* MIPI adapter registers */
7271
7272#define _MIPIA_CTRL			(dev_priv->mipi_mmio_base + 0xb104)
7273#define _MIPIC_CTRL			(dev_priv->mipi_mmio_base + 0xb904)
7274#define MIPI_CTRL(port)			_MIPI_PORT(port, _MIPIA_CTRL, \
7275					_MIPIC_CTRL)
7276#define  ESCAPE_CLOCK_DIVIDER_SHIFT			5 /* A only */
7277#define  ESCAPE_CLOCK_DIVIDER_MASK			(3 << 5)
7278#define  ESCAPE_CLOCK_DIVIDER_1				(0 << 5)
7279#define  ESCAPE_CLOCK_DIVIDER_2				(1 << 5)
7280#define  ESCAPE_CLOCK_DIVIDER_4				(2 << 5)
7281#define  READ_REQUEST_PRIORITY_SHIFT			3
7282#define  READ_REQUEST_PRIORITY_MASK			(3 << 3)
7283#define  READ_REQUEST_PRIORITY_LOW			(0 << 3)
7284#define  READ_REQUEST_PRIORITY_HIGH			(3 << 3)
7285#define  RGB_FLIP_TO_BGR				(1 << 2)
7286
7287#define _MIPIA_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb108)
7288#define _MIPIC_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb908)
7289#define MIPI_DATA_ADDRESS(port)		_MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7290					_MIPIC_DATA_ADDRESS)
7291#define  DATA_MEM_ADDRESS_SHIFT				5
7292#define  DATA_MEM_ADDRESS_MASK				(0x7ffffff << 5)
7293#define  DATA_VALID					(1 << 0)
7294
7295#define _MIPIA_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb10c)
7296#define _MIPIC_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb90c)
7297#define MIPI_DATA_LENGTH(port)		_MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7298					_MIPIC_DATA_LENGTH)
7299#define  DATA_LENGTH_SHIFT				0
7300#define  DATA_LENGTH_MASK				(0xfffff << 0)
7301
7302#define _MIPIA_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb110)
7303#define _MIPIC_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb910)
7304#define MIPI_COMMAND_ADDRESS(port)	_MIPI_PORT(port, \
7305				_MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
7306#define  COMMAND_MEM_ADDRESS_SHIFT			5
7307#define  COMMAND_MEM_ADDRESS_MASK			(0x7ffffff << 5)
7308#define  AUTO_PWG_ENABLE				(1 << 2)
7309#define  MEMORY_WRITE_DATA_FROM_PIPE_RENDERING		(1 << 1)
7310#define  COMMAND_VALID					(1 << 0)
7311
7312#define _MIPIA_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb114)
7313#define _MIPIC_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb914)
7314#define MIPI_COMMAND_LENGTH(port)	_MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7315					_MIPIC_COMMAND_LENGTH)
7316#define  COMMAND_LENGTH_SHIFT(n)			(8 * (n)) /* n: 0...3 */
7317#define  COMMAND_LENGTH_MASK(n)				(0xff << (8 * (n)))
7318
7319#define _MIPIA_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb118)
7320#define _MIPIC_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb918)
7321#define MIPI_READ_DATA_RETURN(port, n) \
7322	(_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
7323					+ 4 * (n)) /* n: 0...7 */
7324
7325#define _MIPIA_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb138)
7326#define _MIPIC_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb938)
7327#define MIPI_READ_DATA_VALID(port)	_MIPI_PORT(port, \
7328				_MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
7329#define  READ_DATA_VALID(n)				(1 << (n))
7330
7331/* For UMS only (deprecated): */
7332#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7333#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
7334
7335#endif /* _I915_REG_H_ */
7336