root/drivers/gpu/drm/i915/i915_reg.h

/* [<][>][^][v][top][bottom][index][help] */

INCLUDED FROM


DEFINITIONS

This source file includes following definitions.
  1. i915_mmio_reg_offset
  2. i915_mmio_reg_equal
  3. i915_mmio_reg_valid

   1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
   2  * All Rights Reserved.
   3  *
   4  * Permission is hereby granted, free of charge, to any person obtaining a
   5  * copy of this software and associated documentation files (the
   6  * "Software"), to deal in the Software without restriction, including
   7  * without limitation the rights to use, copy, modify, merge, publish,
   8  * distribute, sub license, and/or sell copies of the Software, and to
   9  * permit persons to whom the Software is furnished to do so, subject to
  10  * the following conditions:
  11  *
  12  * The above copyright notice and this permission notice (including the
  13  * next paragraph) shall be included in all copies or substantial portions
  14  * of the Software.
  15  *
  16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23  */
  24 
  25 #ifndef _I915_REG_H_
  26 #define _I915_REG_H_
  27 
  28 #include <linux/bitfield.h>
  29 #include <linux/bits.h>
  30 
  31 /**
  32  * DOC: The i915 register macro definition style guide
  33  *
  34  * Follow the style described here for new macros, and while changing existing
  35  * macros. Do **not** mass change existing definitions just to update the style.
  36  *
  37  * Layout
  38  * ~~~~~~
  39  *
  40  * Keep helper macros near the top. For example, _PIPE() and friends.
  41  *
  42  * Prefix macros that generally should not be used outside of this file with
  43  * underscore '_'. For example, _PIPE() and friends, single instances of
  44  * registers that are defined solely for the use by function-like macros.
  45  *
  46  * Avoid using the underscore prefixed macros outside of this file. There are
  47  * exceptions, but keep them to a minimum.
  48  *
  49  * There are two basic types of register definitions: Single registers and
  50  * register groups. Register groups are registers which have two or more
  51  * instances, for example one per pipe, port, transcoder, etc. Register groups
  52  * should be defined using function-like macros.
  53  *
  54  * For single registers, define the register offset first, followed by register
  55  * contents.
  56  *
  57  * For register groups, define the register instance offsets first, prefixed
  58  * with underscore, followed by a function-like macro choosing the right
  59  * instance based on the parameter, followed by register contents.
  60  *
  61  * Define the register contents (i.e. bit and bit field macros) from most
  62  * significant to least significant bit. Indent the register content macros
  63  * using two extra spaces between ``#define`` and the macro name.
  64  *
  65  * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
  66  * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
  67  * shifted in place, so they can be directly OR'd together. For convenience,
  68  * function-like macros may be used to define bit fields, but do note that the
  69  * macros may be needed to read as well as write the register contents.
  70  *
  71  * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
  72  *
  73  * Group the register and its contents together without blank lines, separate
  74  * from other registers and their contents with one blank line.
  75  *
  76  * Indent macro values from macro names using TABs. Align values vertically. Use
  77  * braces in macro values as needed to avoid unintended precedence after macro
  78  * substitution. Use spaces in macro values according to kernel coding
  79  * style. Use lower case in hexadecimal values.
  80  *
  81  * Naming
  82  * ~~~~~~
  83  *
  84  * Try to name registers according to the specs. If the register name changes in
  85  * the specs from platform to another, stick to the original name.
  86  *
  87  * Try to re-use existing register macro definitions. Only add new macros for
  88  * new register offsets, or when the register contents have changed enough to
  89  * warrant a full redefinition.
  90  *
  91  * When a register macro changes for a new platform, prefix the new macro using
  92  * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
  93  * prefix signifies the start platform/generation using the register.
  94  *
  95  * When a bit (field) macro changes or gets added for a new platform, while
  96  * retaining the existing register macro, add a platform acronym or generation
  97  * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
  98  *
  99  * Examples
 100  * ~~~~~~~~
 101  *
 102  * (Note that the values in the example are indented using spaces instead of
 103  * TABs to avoid misalignment in generated documentation. Use TABs in the
 104  * definitions.)::
 105  *
 106  *  #define _FOO_A                      0xf000
 107  *  #define _FOO_B                      0xf001
 108  *  #define FOO(pipe)                   _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
 109  *  #define   FOO_ENABLE                REG_BIT(31)
 110  *  #define   FOO_MODE_MASK             REG_GENMASK(19, 16)
 111  *  #define   FOO_MODE_BAR              REG_FIELD_PREP(FOO_MODE_MASK, 0)
 112  *  #define   FOO_MODE_BAZ              REG_FIELD_PREP(FOO_MODE_MASK, 1)
 113  *  #define   FOO_MODE_QUX_SNB          REG_FIELD_PREP(FOO_MODE_MASK, 2)
 114  *
 115  *  #define BAR                         _MMIO(0xb000)
 116  *  #define GEN8_BAR                    _MMIO(0xb888)
 117  */
 118 
 119 /**
 120  * REG_BIT() - Prepare a u32 bit value
 121  * @__n: 0-based bit number
 122  *
 123  * Local wrapper for BIT() to force u32, with compile time checks.
 124  *
 125  * @return: Value with bit @__n set.
 126  */
 127 #define REG_BIT(__n)                                                    \
 128         ((u32)(BIT(__n) +                                               \
 129                BUILD_BUG_ON_ZERO(__is_constexpr(__n) &&         \
 130                                  ((__n) < 0 || (__n) > 31))))
 131 
 132 /**
 133  * REG_GENMASK() - Prepare a continuous u32 bitmask
 134  * @__high: 0-based high bit
 135  * @__low: 0-based low bit
 136  *
 137  * Local wrapper for GENMASK() to force u32, with compile time checks.
 138  *
 139  * @return: Continuous bitmask from @__high to @__low, inclusive.
 140  */
 141 #define REG_GENMASK(__high, __low)                                      \
 142         ((u32)(GENMASK(__high, __low) +                                 \
 143                BUILD_BUG_ON_ZERO(__is_constexpr(__high) &&      \
 144                                  __is_constexpr(__low) &&               \
 145                                  ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
 146 
 147 /*
 148  * Local integer constant expression version of is_power_of_2().
 149  */
 150 #define IS_POWER_OF_2(__x)              ((__x) && (((__x) & ((__x) - 1)) == 0))
 151 
 152 /**
 153  * REG_FIELD_PREP() - Prepare a u32 bitfield value
 154  * @__mask: shifted mask defining the field's length and position
 155  * @__val: value to put in the field
 156  *
 157  * Local copy of FIELD_PREP() to generate an integer constant expression, force
 158  * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
 159  *
 160  * @return: @__val masked and shifted into the field defined by @__mask.
 161  */
 162 #define REG_FIELD_PREP(__mask, __val)                                           \
 163         ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) +     \
 164                BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) +             \
 165                BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) +         \
 166                BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
 167                BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
 168 
 169 /**
 170  * REG_FIELD_GET() - Extract a u32 bitfield value
 171  * @__mask: shifted mask defining the field's length and position
 172  * @__val: value to extract the bitfield value from
 173  *
 174  * Local wrapper for FIELD_GET() to force u32 and for consistency with
 175  * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
 176  *
 177  * @return: Masked and shifted value of the field defined by @__mask in @__val.
 178  */
 179 #define REG_FIELD_GET(__mask, __val)    ((u32)FIELD_GET(__mask, __val))
 180 
 181 typedef struct {
 182         u32 reg;
 183 } i915_reg_t;
 184 
 185 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
 186 
 187 #define INVALID_MMIO_REG _MMIO(0)
 188 
 189 static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
 190 {
 191         return reg.reg;
 192 }
 193 
 194 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
 195 {
 196         return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
 197 }
 198 
 199 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
 200 {
 201         return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
 202 }
 203 
 204 #define VLV_DISPLAY_BASE                0x180000
 205 #define VLV_MIPI_BASE                   VLV_DISPLAY_BASE
 206 #define BXT_MIPI_BASE                   0x60000
 207 
 208 #define DISPLAY_MMIO_BASE(dev_priv)     (INTEL_INFO(dev_priv)->display_mmio_offset)
 209 
 210 /*
 211  * Given the first two numbers __a and __b of arbitrarily many evenly spaced
 212  * numbers, pick the 0-based __index'th value.
 213  *
 214  * Always prefer this over _PICK() if the numbers are evenly spaced.
 215  */
 216 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
 217 
 218 /*
 219  * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
 220  *
 221  * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
 222  */
 223 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
 224 
 225 /*
 226  * Named helper wrappers around _PICK_EVEN() and _PICK().
 227  */
 228 #define _PIPE(pipe, a, b)               _PICK_EVEN(pipe, a, b)
 229 #define _PLANE(plane, a, b)             _PICK_EVEN(plane, a, b)
 230 #define _TRANS(tran, a, b)              _PICK_EVEN(tran, a, b)
 231 #define _PORT(port, a, b)               _PICK_EVEN(port, a, b)
 232 #define _PLL(pll, a, b)                 _PICK_EVEN(pll, a, b)
 233 
 234 #define _MMIO_PIPE(pipe, a, b)          _MMIO(_PIPE(pipe, a, b))
 235 #define _MMIO_PLANE(plane, a, b)        _MMIO(_PLANE(plane, a, b))
 236 #define _MMIO_TRANS(tran, a, b)         _MMIO(_TRANS(tran, a, b))
 237 #define _MMIO_PORT(port, a, b)          _MMIO(_PORT(port, a, b))
 238 #define _MMIO_PLL(pll, a, b)            _MMIO(_PLL(pll, a, b))
 239 
 240 #define _PHY3(phy, ...)                 _PICK(phy, __VA_ARGS__)
 241 
 242 #define _MMIO_PIPE3(pipe, a, b, c)      _MMIO(_PICK(pipe, a, b, c))
 243 #define _MMIO_PORT3(pipe, a, b, c)      _MMIO(_PICK(pipe, a, b, c))
 244 #define _MMIO_PHY3(phy, a, b, c)        _MMIO(_PHY3(phy, a, b, c))
 245 #define _MMIO_PLL3(pll, a, b, c)        _MMIO(_PICK(pll, a, b, c))
 246 
 247 /*
 248  * Device info offset array based helpers for groups of registers with unevenly
 249  * spaced base offsets.
 250  */
 251 #define _MMIO_PIPE2(pipe, reg)          _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
 252                                               INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
 253                                               DISPLAY_MMIO_BASE(dev_priv))
 254 #define _TRANS2(tran, reg)              (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
 255                                          INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
 256                                          DISPLAY_MMIO_BASE(dev_priv))
 257 #define _MMIO_TRANS2(tran, reg)         _MMIO(_TRANS2(tran, reg))
 258 #define _CURSOR2(pipe, reg)             _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
 259                                               INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
 260                                               DISPLAY_MMIO_BASE(dev_priv))
 261 
 262 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
 263 #define _MASKED_FIELD(mask, value) ({                                      \
 264         if (__builtin_constant_p(mask))                                    \
 265                 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
 266         if (__builtin_constant_p(value))                                   \
 267                 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
 268         if (__builtin_constant_p(mask) && __builtin_constant_p(value))     \
 269                 BUILD_BUG_ON_MSG((value) & ~(mask),                        \
 270                                  "Incorrect value for mask");              \
 271         __MASKED_FIELD(mask, value); })
 272 #define _MASKED_BIT_ENABLE(a)   ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
 273 #define _MASKED_BIT_DISABLE(a)  (_MASKED_FIELD((a), 0))
 274 
 275 /* PCI config space */
 276 
 277 #define MCHBAR_I915 0x44
 278 #define MCHBAR_I965 0x48
 279 #define MCHBAR_SIZE (4 * 4096)
 280 
 281 #define DEVEN 0x54
 282 #define   DEVEN_MCHBAR_EN (1 << 28)
 283 
 284 /* BSM in include/drm/i915_drm.h */
 285 
 286 #define HPLLCC  0xc0 /* 85x only */
 287 #define   GC_CLOCK_CONTROL_MASK         (0x7 << 0)
 288 #define   GC_CLOCK_133_200              (0 << 0)
 289 #define   GC_CLOCK_100_200              (1 << 0)
 290 #define   GC_CLOCK_100_133              (2 << 0)
 291 #define   GC_CLOCK_133_266              (3 << 0)
 292 #define   GC_CLOCK_133_200_2            (4 << 0)
 293 #define   GC_CLOCK_133_266_2            (5 << 0)
 294 #define   GC_CLOCK_166_266              (6 << 0)
 295 #define   GC_CLOCK_166_250              (7 << 0)
 296 
 297 #define I915_GDRST 0xc0 /* PCI config register */
 298 #define   GRDOM_FULL            (0 << 2)
 299 #define   GRDOM_RENDER          (1 << 2)
 300 #define   GRDOM_MEDIA           (3 << 2)
 301 #define   GRDOM_MASK            (3 << 2)
 302 #define   GRDOM_RESET_STATUS    (1 << 1)
 303 #define   GRDOM_RESET_ENABLE    (1 << 0)
 304 
 305 /* BSpec only has register offset, PCI device and bit found empirically */
 306 #define I830_CLOCK_GATE 0xc8 /* device 0 */
 307 #define   I830_L2_CACHE_CLOCK_GATE_DISABLE      (1 << 2)
 308 
 309 #define GCDGMBUS 0xcc
 310 
 311 #define GCFGC2  0xda
 312 #define GCFGC   0xf0 /* 915+ only */
 313 #define   GC_LOW_FREQUENCY_ENABLE       (1 << 7)
 314 #define   GC_DISPLAY_CLOCK_190_200_MHZ  (0 << 4)
 315 #define   GC_DISPLAY_CLOCK_333_320_MHZ  (4 << 4)
 316 #define   GC_DISPLAY_CLOCK_267_MHZ_PNV  (0 << 4)
 317 #define   GC_DISPLAY_CLOCK_333_MHZ_PNV  (1 << 4)
 318 #define   GC_DISPLAY_CLOCK_444_MHZ_PNV  (2 << 4)
 319 #define   GC_DISPLAY_CLOCK_200_MHZ_PNV  (5 << 4)
 320 #define   GC_DISPLAY_CLOCK_133_MHZ_PNV  (6 << 4)
 321 #define   GC_DISPLAY_CLOCK_167_MHZ_PNV  (7 << 4)
 322 #define   GC_DISPLAY_CLOCK_MASK         (7 << 4)
 323 #define   GM45_GC_RENDER_CLOCK_MASK     (0xf << 0)
 324 #define   GM45_GC_RENDER_CLOCK_266_MHZ  (8 << 0)
 325 #define   GM45_GC_RENDER_CLOCK_320_MHZ  (9 << 0)
 326 #define   GM45_GC_RENDER_CLOCK_400_MHZ  (0xb << 0)
 327 #define   GM45_GC_RENDER_CLOCK_533_MHZ  (0xc << 0)
 328 #define   I965_GC_RENDER_CLOCK_MASK     (0xf << 0)
 329 #define   I965_GC_RENDER_CLOCK_267_MHZ  (2 << 0)
 330 #define   I965_GC_RENDER_CLOCK_333_MHZ  (3 << 0)
 331 #define   I965_GC_RENDER_CLOCK_444_MHZ  (4 << 0)
 332 #define   I965_GC_RENDER_CLOCK_533_MHZ  (5 << 0)
 333 #define   I945_GC_RENDER_CLOCK_MASK     (7 << 0)
 334 #define   I945_GC_RENDER_CLOCK_166_MHZ  (0 << 0)
 335 #define   I945_GC_RENDER_CLOCK_200_MHZ  (1 << 0)
 336 #define   I945_GC_RENDER_CLOCK_250_MHZ  (3 << 0)
 337 #define   I945_GC_RENDER_CLOCK_400_MHZ  (5 << 0)
 338 #define   I915_GC_RENDER_CLOCK_MASK     (7 << 0)
 339 #define   I915_GC_RENDER_CLOCK_166_MHZ  (0 << 0)
 340 #define   I915_GC_RENDER_CLOCK_200_MHZ  (1 << 0)
 341 #define   I915_GC_RENDER_CLOCK_333_MHZ  (4 << 0)
 342 
 343 #define ASLE    0xe4
 344 #define ASLS    0xfc
 345 
 346 #define SWSCI   0xe8
 347 #define   SWSCI_SCISEL  (1 << 15)
 348 #define   SWSCI_GSSCIE  (1 << 0)
 349 
 350 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
 351 
 352 
 353 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
 354 #define  ILK_GRDOM_FULL         (0 << 1)
 355 #define  ILK_GRDOM_RENDER       (1 << 1)
 356 #define  ILK_GRDOM_MEDIA        (3 << 1)
 357 #define  ILK_GRDOM_MASK         (3 << 1)
 358 #define  ILK_GRDOM_RESET_ENABLE (1 << 0)
 359 
 360 #define GEN6_MBCUNIT_SNPCR      _MMIO(0x900c) /* for LLC config */
 361 #define   GEN6_MBC_SNPCR_SHIFT  21
 362 #define   GEN6_MBC_SNPCR_MASK   (3 << 21)
 363 #define   GEN6_MBC_SNPCR_MAX    (0 << 21)
 364 #define   GEN6_MBC_SNPCR_MED    (1 << 21)
 365 #define   GEN6_MBC_SNPCR_LOW    (2 << 21)
 366 #define   GEN6_MBC_SNPCR_MIN    (3 << 21) /* only 1/16th of the cache is shared */
 367 
 368 #define VLV_G3DCTL              _MMIO(0x9024)
 369 #define VLV_GSCKGCTL            _MMIO(0x9028)
 370 
 371 #define GEN6_MBCTL              _MMIO(0x0907c)
 372 #define   GEN6_MBCTL_ENABLE_BOOT_FETCH  (1 << 4)
 373 #define   GEN6_MBCTL_CTX_FETCH_NEEDED   (1 << 3)
 374 #define   GEN6_MBCTL_BME_UPDATE_ENABLE  (1 << 2)
 375 #define   GEN6_MBCTL_MAE_UPDATE_ENABLE  (1 << 1)
 376 #define   GEN6_MBCTL_BOOT_FETCH_MECH    (1 << 0)
 377 
 378 #define GEN6_GDRST      _MMIO(0x941c)
 379 #define  GEN6_GRDOM_FULL                (1 << 0)
 380 #define  GEN6_GRDOM_RENDER              (1 << 1)
 381 #define  GEN6_GRDOM_MEDIA               (1 << 2)
 382 #define  GEN6_GRDOM_BLT                 (1 << 3)
 383 #define  GEN6_GRDOM_VECS                (1 << 4)
 384 #define  GEN9_GRDOM_GUC                 (1 << 5)
 385 #define  GEN8_GRDOM_MEDIA2              (1 << 7)
 386 /* GEN11 changed all bit defs except for FULL & RENDER */
 387 #define  GEN11_GRDOM_FULL               GEN6_GRDOM_FULL
 388 #define  GEN11_GRDOM_RENDER             GEN6_GRDOM_RENDER
 389 #define  GEN11_GRDOM_BLT                (1 << 2)
 390 #define  GEN11_GRDOM_GUC                (1 << 3)
 391 #define  GEN11_GRDOM_MEDIA              (1 << 5)
 392 #define  GEN11_GRDOM_MEDIA2             (1 << 6)
 393 #define  GEN11_GRDOM_MEDIA3             (1 << 7)
 394 #define  GEN11_GRDOM_MEDIA4             (1 << 8)
 395 #define  GEN11_GRDOM_VECS               (1 << 13)
 396 #define  GEN11_GRDOM_VECS2              (1 << 14)
 397 #define  GEN11_GRDOM_SFC0               (1 << 17)
 398 #define  GEN11_GRDOM_SFC1               (1 << 18)
 399 
 400 #define  GEN11_VCS_SFC_RESET_BIT(instance)      (GEN11_GRDOM_SFC0 << ((instance) >> 1))
 401 #define  GEN11_VECS_SFC_RESET_BIT(instance)     (GEN11_GRDOM_SFC0 << (instance))
 402 
 403 #define GEN11_VCS_SFC_FORCED_LOCK(engine)       _MMIO((engine)->mmio_base + 0x88C)
 404 #define   GEN11_VCS_SFC_FORCED_LOCK_BIT         (1 << 0)
 405 #define GEN11_VCS_SFC_LOCK_STATUS(engine)       _MMIO((engine)->mmio_base + 0x890)
 406 #define   GEN11_VCS_SFC_USAGE_BIT               (1 << 0)
 407 #define   GEN11_VCS_SFC_LOCK_ACK_BIT            (1 << 1)
 408 
 409 #define GEN11_VECS_SFC_FORCED_LOCK(engine)      _MMIO((engine)->mmio_base + 0x201C)
 410 #define   GEN11_VECS_SFC_FORCED_LOCK_BIT        (1 << 0)
 411 #define GEN11_VECS_SFC_LOCK_ACK(engine)         _MMIO((engine)->mmio_base + 0x2018)
 412 #define   GEN11_VECS_SFC_LOCK_ACK_BIT           (1 << 0)
 413 #define GEN11_VECS_SFC_USAGE(engine)            _MMIO((engine)->mmio_base + 0x2014)
 414 #define   GEN11_VECS_SFC_USAGE_BIT              (1 << 0)
 415 
 416 #define RING_PP_DIR_BASE(base)          _MMIO((base) + 0x228)
 417 #define RING_PP_DIR_BASE_READ(base)     _MMIO((base) + 0x518)
 418 #define RING_PP_DIR_DCLV(base)          _MMIO((base) + 0x220)
 419 #define   PP_DIR_DCLV_2G                0xffffffff
 420 
 421 #define GEN8_RING_PDP_UDW(base, n)      _MMIO((base) + 0x270 + (n) * 8 + 4)
 422 #define GEN8_RING_PDP_LDW(base, n)      _MMIO((base) + 0x270 + (n) * 8)
 423 
 424 #define GEN8_R_PWR_CLK_STATE            _MMIO(0x20C8)
 425 #define   GEN8_RPCS_ENABLE              (1 << 31)
 426 #define   GEN8_RPCS_S_CNT_ENABLE        (1 << 18)
 427 #define   GEN8_RPCS_S_CNT_SHIFT         15
 428 #define   GEN8_RPCS_S_CNT_MASK          (0x7 << GEN8_RPCS_S_CNT_SHIFT)
 429 #define   GEN11_RPCS_S_CNT_SHIFT        12
 430 #define   GEN11_RPCS_S_CNT_MASK         (0x3f << GEN11_RPCS_S_CNT_SHIFT)
 431 #define   GEN8_RPCS_SS_CNT_ENABLE       (1 << 11)
 432 #define   GEN8_RPCS_SS_CNT_SHIFT        8
 433 #define   GEN8_RPCS_SS_CNT_MASK         (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
 434 #define   GEN8_RPCS_EU_MAX_SHIFT        4
 435 #define   GEN8_RPCS_EU_MAX_MASK         (0xf << GEN8_RPCS_EU_MAX_SHIFT)
 436 #define   GEN8_RPCS_EU_MIN_SHIFT        0
 437 #define   GEN8_RPCS_EU_MIN_MASK         (0xf << GEN8_RPCS_EU_MIN_SHIFT)
 438 
 439 #define WAIT_FOR_RC6_EXIT               _MMIO(0x20CC)
 440 /* HSW only */
 441 #define   HSW_SELECTIVE_READ_ADDRESSING_SHIFT           2
 442 #define   HSW_SELECTIVE_READ_ADDRESSING_MASK            (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
 443 #define   HSW_SELECTIVE_WRITE_ADDRESS_SHIFT             4
 444 #define   HSW_SELECTIVE_WRITE_ADDRESS_MASK              (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
 445 /* HSW+ */
 446 #define   HSW_WAIT_FOR_RC6_EXIT_ENABLE                  (1 << 0)
 447 #define   HSW_RCS_CONTEXT_ENABLE                        (1 << 7)
 448 #define   HSW_RCS_INHIBIT                               (1 << 8)
 449 /* Gen8 */
 450 #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT            4
 451 #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK             (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
 452 #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT            4
 453 #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK             (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
 454 #define   GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE        (1 << 6)
 455 #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT     9
 456 #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK      (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
 457 #define   GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT        11
 458 #define   GEN8_SELECTIVE_READ_SLICE_SELECT_MASK         (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
 459 #define   GEN8_SELECTIVE_READ_ADDRESSING_ENABLE         (1 << 13)
 460 
 461 #define GAM_ECOCHK                      _MMIO(0x4090)
 462 #define   BDW_DISABLE_HDC_INVALIDATION  (1 << 25)
 463 #define   ECOCHK_SNB_BIT                (1 << 10)
 464 #define   ECOCHK_DIS_TLB                (1 << 8)
 465 #define   HSW_ECOCHK_ARB_PRIO_SOL       (1 << 6)
 466 #define   ECOCHK_PPGTT_CACHE64B         (0x3 << 3)
 467 #define   ECOCHK_PPGTT_CACHE4B          (0x0 << 3)
 468 #define   ECOCHK_PPGTT_GFDT_IVB         (0x1 << 4)
 469 #define   ECOCHK_PPGTT_LLC_IVB          (0x1 << 3)
 470 #define   ECOCHK_PPGTT_UC_HSW           (0x1 << 3)
 471 #define   ECOCHK_PPGTT_WT_HSW           (0x2 << 3)
 472 #define   ECOCHK_PPGTT_WB_HSW           (0x3 << 3)
 473 
 474 #define GEN8_RC6_CTX_INFO               _MMIO(0x8504)
 475 
 476 #define GAC_ECO_BITS                    _MMIO(0x14090)
 477 #define   ECOBITS_SNB_BIT               (1 << 13)
 478 #define   ECOBITS_PPGTT_CACHE64B        (3 << 8)
 479 #define   ECOBITS_PPGTT_CACHE4B         (0 << 8)
 480 
 481 #define GAB_CTL                         _MMIO(0x24000)
 482 #define   GAB_CTL_CONT_AFTER_PAGEFAULT  (1 << 8)
 483 
 484 #define GEN6_STOLEN_RESERVED            _MMIO(0x1082C0)
 485 #define GEN6_STOLEN_RESERVED_ADDR_MASK  (0xFFF << 20)
 486 #define GEN7_STOLEN_RESERVED_ADDR_MASK  (0x3FFF << 18)
 487 #define GEN6_STOLEN_RESERVED_SIZE_MASK  (3 << 4)
 488 #define GEN6_STOLEN_RESERVED_1M         (0 << 4)
 489 #define GEN6_STOLEN_RESERVED_512K       (1 << 4)
 490 #define GEN6_STOLEN_RESERVED_256K       (2 << 4)
 491 #define GEN6_STOLEN_RESERVED_128K       (3 << 4)
 492 #define GEN7_STOLEN_RESERVED_SIZE_MASK  (1 << 5)
 493 #define GEN7_STOLEN_RESERVED_1M         (0 << 5)
 494 #define GEN7_STOLEN_RESERVED_256K       (1 << 5)
 495 #define GEN8_STOLEN_RESERVED_SIZE_MASK  (3 << 7)
 496 #define GEN8_STOLEN_RESERVED_1M         (0 << 7)
 497 #define GEN8_STOLEN_RESERVED_2M         (1 << 7)
 498 #define GEN8_STOLEN_RESERVED_4M         (2 << 7)
 499 #define GEN8_STOLEN_RESERVED_8M         (3 << 7)
 500 #define GEN6_STOLEN_RESERVED_ENABLE     (1 << 0)
 501 #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
 502 
 503 /* VGA stuff */
 504 
 505 #define VGA_ST01_MDA 0x3ba
 506 #define VGA_ST01_CGA 0x3da
 507 
 508 #define _VGA_MSR_WRITE _MMIO(0x3c2)
 509 #define VGA_MSR_WRITE 0x3c2
 510 #define VGA_MSR_READ 0x3cc
 511 #define   VGA_MSR_MEM_EN (1 << 1)
 512 #define   VGA_MSR_CGA_MODE (1 << 0)
 513 
 514 #define VGA_SR_INDEX 0x3c4
 515 #define SR01                    1
 516 #define VGA_SR_DATA 0x3c5
 517 
 518 #define VGA_AR_INDEX 0x3c0
 519 #define   VGA_AR_VID_EN (1 << 5)
 520 #define VGA_AR_DATA_WRITE 0x3c0
 521 #define VGA_AR_DATA_READ 0x3c1
 522 
 523 #define VGA_GR_INDEX 0x3ce
 524 #define VGA_GR_DATA 0x3cf
 525 /* GR05 */
 526 #define   VGA_GR_MEM_READ_MODE_SHIFT 3
 527 #define     VGA_GR_MEM_READ_MODE_PLANE 1
 528 /* GR06 */
 529 #define   VGA_GR_MEM_MODE_MASK 0xc
 530 #define   VGA_GR_MEM_MODE_SHIFT 2
 531 #define   VGA_GR_MEM_A0000_AFFFF 0
 532 #define   VGA_GR_MEM_A0000_BFFFF 1
 533 #define   VGA_GR_MEM_B0000_B7FFF 2
 534 #define   VGA_GR_MEM_B0000_BFFFF 3
 535 
 536 #define VGA_DACMASK 0x3c6
 537 #define VGA_DACRX 0x3c7
 538 #define VGA_DACWX 0x3c8
 539 #define VGA_DACDATA 0x3c9
 540 
 541 #define VGA_CR_INDEX_MDA 0x3b4
 542 #define VGA_CR_DATA_MDA 0x3b5
 543 #define VGA_CR_INDEX_CGA 0x3d4
 544 #define VGA_CR_DATA_CGA 0x3d5
 545 
 546 #define MI_PREDICATE_SRC0       _MMIO(0x2400)
 547 #define MI_PREDICATE_SRC0_UDW   _MMIO(0x2400 + 4)
 548 #define MI_PREDICATE_SRC1       _MMIO(0x2408)
 549 #define MI_PREDICATE_SRC1_UDW   _MMIO(0x2408 + 4)
 550 
 551 #define MI_PREDICATE_RESULT_2   _MMIO(0x2214)
 552 #define  LOWER_SLICE_ENABLED    (1 << 0)
 553 #define  LOWER_SLICE_DISABLED   (0 << 0)
 554 
 555 /*
 556  * Registers used only by the command parser
 557  */
 558 #define BCS_SWCTRL _MMIO(0x22200)
 559 
 560 /* There are 16 GPR registers */
 561 #define BCS_GPR(n)      _MMIO(0x22600 + (n) * 8)
 562 #define BCS_GPR_UDW(n)  _MMIO(0x22600 + (n) * 8 + 4)
 563 
 564 #define GPGPU_THREADS_DISPATCHED        _MMIO(0x2290)
 565 #define GPGPU_THREADS_DISPATCHED_UDW    _MMIO(0x2290 + 4)
 566 #define HS_INVOCATION_COUNT             _MMIO(0x2300)
 567 #define HS_INVOCATION_COUNT_UDW         _MMIO(0x2300 + 4)
 568 #define DS_INVOCATION_COUNT             _MMIO(0x2308)
 569 #define DS_INVOCATION_COUNT_UDW         _MMIO(0x2308 + 4)
 570 #define IA_VERTICES_COUNT               _MMIO(0x2310)
 571 #define IA_VERTICES_COUNT_UDW           _MMIO(0x2310 + 4)
 572 #define IA_PRIMITIVES_COUNT             _MMIO(0x2318)
 573 #define IA_PRIMITIVES_COUNT_UDW         _MMIO(0x2318 + 4)
 574 #define VS_INVOCATION_COUNT             _MMIO(0x2320)
 575 #define VS_INVOCATION_COUNT_UDW         _MMIO(0x2320 + 4)
 576 #define GS_INVOCATION_COUNT             _MMIO(0x2328)
 577 #define GS_INVOCATION_COUNT_UDW         _MMIO(0x2328 + 4)
 578 #define GS_PRIMITIVES_COUNT             _MMIO(0x2330)
 579 #define GS_PRIMITIVES_COUNT_UDW         _MMIO(0x2330 + 4)
 580 #define CL_INVOCATION_COUNT             _MMIO(0x2338)
 581 #define CL_INVOCATION_COUNT_UDW         _MMIO(0x2338 + 4)
 582 #define CL_PRIMITIVES_COUNT             _MMIO(0x2340)
 583 #define CL_PRIMITIVES_COUNT_UDW         _MMIO(0x2340 + 4)
 584 #define PS_INVOCATION_COUNT             _MMIO(0x2348)
 585 #define PS_INVOCATION_COUNT_UDW         _MMIO(0x2348 + 4)
 586 #define PS_DEPTH_COUNT                  _MMIO(0x2350)
 587 #define PS_DEPTH_COUNT_UDW              _MMIO(0x2350 + 4)
 588 
 589 /* There are the 4 64-bit counter registers, one for each stream output */
 590 #define GEN7_SO_NUM_PRIMS_WRITTEN(n)            _MMIO(0x5200 + (n) * 8)
 591 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n)        _MMIO(0x5200 + (n) * 8 + 4)
 592 
 593 #define GEN7_SO_PRIM_STORAGE_NEEDED(n)          _MMIO(0x5240 + (n) * 8)
 594 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n)      _MMIO(0x5240 + (n) * 8 + 4)
 595 
 596 #define GEN7_3DPRIM_END_OFFSET          _MMIO(0x2420)
 597 #define GEN7_3DPRIM_START_VERTEX        _MMIO(0x2430)
 598 #define GEN7_3DPRIM_VERTEX_COUNT        _MMIO(0x2434)
 599 #define GEN7_3DPRIM_INSTANCE_COUNT      _MMIO(0x2438)
 600 #define GEN7_3DPRIM_START_INSTANCE      _MMIO(0x243C)
 601 #define GEN7_3DPRIM_BASE_VERTEX         _MMIO(0x2440)
 602 
 603 #define GEN7_GPGPU_DISPATCHDIMX         _MMIO(0x2500)
 604 #define GEN7_GPGPU_DISPATCHDIMY         _MMIO(0x2504)
 605 #define GEN7_GPGPU_DISPATCHDIMZ         _MMIO(0x2508)
 606 
 607 /* There are the 16 64-bit CS General Purpose Registers */
 608 #define HSW_CS_GPR(n)                   _MMIO(0x2600 + (n) * 8)
 609 #define HSW_CS_GPR_UDW(n)               _MMIO(0x2600 + (n) * 8 + 4)
 610 
 611 #define GEN7_OACONTROL _MMIO(0x2360)
 612 #define  GEN7_OACONTROL_CTX_MASK            0xFFFFF000
 613 #define  GEN7_OACONTROL_TIMER_PERIOD_MASK   0x3F
 614 #define  GEN7_OACONTROL_TIMER_PERIOD_SHIFT  6
 615 #define  GEN7_OACONTROL_TIMER_ENABLE        (1 << 5)
 616 #define  GEN7_OACONTROL_FORMAT_A13          (0 << 2)
 617 #define  GEN7_OACONTROL_FORMAT_A29          (1 << 2)
 618 #define  GEN7_OACONTROL_FORMAT_A13_B8_C8    (2 << 2)
 619 #define  GEN7_OACONTROL_FORMAT_A29_B8_C8    (3 << 2)
 620 #define  GEN7_OACONTROL_FORMAT_B4_C8        (4 << 2)
 621 #define  GEN7_OACONTROL_FORMAT_A45_B8_C8    (5 << 2)
 622 #define  GEN7_OACONTROL_FORMAT_B4_C8_A16    (6 << 2)
 623 #define  GEN7_OACONTROL_FORMAT_C4_B8        (7 << 2)
 624 #define  GEN7_OACONTROL_FORMAT_SHIFT        2
 625 #define  GEN7_OACONTROL_PER_CTX_ENABLE      (1 << 1)
 626 #define  GEN7_OACONTROL_ENABLE              (1 << 0)
 627 
 628 #define GEN8_OACTXID _MMIO(0x2364)
 629 
 630 #define GEN8_OA_DEBUG _MMIO(0x2B04)
 631 #define  GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS    (1 << 5)
 632 #define  GEN9_OA_DEBUG_INCLUDE_CLK_RATIO            (1 << 6)
 633 #define  GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS       (1 << 2)
 634 #define  GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS   (1 << 1)
 635 
 636 #define GEN8_OACONTROL _MMIO(0x2B00)
 637 #define  GEN8_OA_REPORT_FORMAT_A12          (0 << 2)
 638 #define  GEN8_OA_REPORT_FORMAT_A12_B8_C8    (2 << 2)
 639 #define  GEN8_OA_REPORT_FORMAT_A36_B8_C8    (5 << 2)
 640 #define  GEN8_OA_REPORT_FORMAT_C4_B8        (7 << 2)
 641 #define  GEN8_OA_REPORT_FORMAT_SHIFT        2
 642 #define  GEN8_OA_SPECIFIC_CONTEXT_ENABLE    (1 << 1)
 643 #define  GEN8_OA_COUNTER_ENABLE             (1 << 0)
 644 
 645 #define GEN8_OACTXCONTROL _MMIO(0x2360)
 646 #define  GEN8_OA_TIMER_PERIOD_MASK          0x3F
 647 #define  GEN8_OA_TIMER_PERIOD_SHIFT         2
 648 #define  GEN8_OA_TIMER_ENABLE               (1 << 1)
 649 #define  GEN8_OA_COUNTER_RESUME             (1 << 0)
 650 
 651 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
 652 #define  GEN7_OABUFFER_OVERRUN_DISABLE      (1 << 3)
 653 #define  GEN7_OABUFFER_EDGE_TRIGGER         (1 << 2)
 654 #define  GEN7_OABUFFER_STOP_RESUME_ENABLE   (1 << 1)
 655 #define  GEN7_OABUFFER_RESUME               (1 << 0)
 656 
 657 #define GEN8_OABUFFER_UDW _MMIO(0x23b4)
 658 #define GEN8_OABUFFER _MMIO(0x2b14)
 659 #define  GEN8_OABUFFER_MEM_SELECT_GGTT      (1 << 0)  /* 0: PPGTT, 1: GGTT */
 660 
 661 #define GEN7_OASTATUS1 _MMIO(0x2364)
 662 #define  GEN7_OASTATUS1_TAIL_MASK           0xffffffc0
 663 #define  GEN7_OASTATUS1_COUNTER_OVERFLOW    (1 << 2)
 664 #define  GEN7_OASTATUS1_OABUFFER_OVERFLOW   (1 << 1)
 665 #define  GEN7_OASTATUS1_REPORT_LOST         (1 << 0)
 666 
 667 #define GEN7_OASTATUS2 _MMIO(0x2368)
 668 #define  GEN7_OASTATUS2_HEAD_MASK           0xffffffc0
 669 #define  GEN7_OASTATUS2_MEM_SELECT_GGTT     (1 << 0) /* 0: PPGTT, 1: GGTT */
 670 
 671 #define GEN8_OASTATUS _MMIO(0x2b08)
 672 #define  GEN8_OASTATUS_OVERRUN_STATUS       (1 << 3)
 673 #define  GEN8_OASTATUS_COUNTER_OVERFLOW     (1 << 2)
 674 #define  GEN8_OASTATUS_OABUFFER_OVERFLOW    (1 << 1)
 675 #define  GEN8_OASTATUS_REPORT_LOST          (1 << 0)
 676 
 677 #define GEN8_OAHEADPTR _MMIO(0x2B0C)
 678 #define GEN8_OAHEADPTR_MASK    0xffffffc0
 679 #define GEN8_OATAILPTR _MMIO(0x2B10)
 680 #define GEN8_OATAILPTR_MASK    0xffffffc0
 681 
 682 #define OABUFFER_SIZE_128K  (0 << 3)
 683 #define OABUFFER_SIZE_256K  (1 << 3)
 684 #define OABUFFER_SIZE_512K  (2 << 3)
 685 #define OABUFFER_SIZE_1M    (3 << 3)
 686 #define OABUFFER_SIZE_2M    (4 << 3)
 687 #define OABUFFER_SIZE_4M    (5 << 3)
 688 #define OABUFFER_SIZE_8M    (6 << 3)
 689 #define OABUFFER_SIZE_16M   (7 << 3)
 690 
 691 /*
 692  * Flexible, Aggregate EU Counter Registers.
 693  * Note: these aren't contiguous
 694  */
 695 #define EU_PERF_CNTL0       _MMIO(0xe458)
 696 #define EU_PERF_CNTL1       _MMIO(0xe558)
 697 #define EU_PERF_CNTL2       _MMIO(0xe658)
 698 #define EU_PERF_CNTL3       _MMIO(0xe758)
 699 #define EU_PERF_CNTL4       _MMIO(0xe45c)
 700 #define EU_PERF_CNTL5       _MMIO(0xe55c)
 701 #define EU_PERF_CNTL6       _MMIO(0xe65c)
 702 
 703 /*
 704  * OA Boolean state
 705  */
 706 
 707 #define OASTARTTRIG1 _MMIO(0x2710)
 708 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
 709 #define OASTARTTRIG1_THRESHOLD_MASK           0xffff
 710 
 711 #define OASTARTTRIG2 _MMIO(0x2714)
 712 #define OASTARTTRIG2_INVERT_A_0 (1 << 0)
 713 #define OASTARTTRIG2_INVERT_A_1 (1 << 1)
 714 #define OASTARTTRIG2_INVERT_A_2 (1 << 2)
 715 #define OASTARTTRIG2_INVERT_A_3 (1 << 3)
 716 #define OASTARTTRIG2_INVERT_A_4 (1 << 4)
 717 #define OASTARTTRIG2_INVERT_A_5 (1 << 5)
 718 #define OASTARTTRIG2_INVERT_A_6 (1 << 6)
 719 #define OASTARTTRIG2_INVERT_A_7 (1 << 7)
 720 #define OASTARTTRIG2_INVERT_A_8 (1 << 8)
 721 #define OASTARTTRIG2_INVERT_A_9 (1 << 9)
 722 #define OASTARTTRIG2_INVERT_A_10 (1 << 10)
 723 #define OASTARTTRIG2_INVERT_A_11 (1 << 11)
 724 #define OASTARTTRIG2_INVERT_A_12 (1 << 12)
 725 #define OASTARTTRIG2_INVERT_A_13 (1 << 13)
 726 #define OASTARTTRIG2_INVERT_A_14 (1 << 14)
 727 #define OASTARTTRIG2_INVERT_A_15 (1 << 15)
 728 #define OASTARTTRIG2_INVERT_B_0 (1 << 16)
 729 #define OASTARTTRIG2_INVERT_B_1 (1 << 17)
 730 #define OASTARTTRIG2_INVERT_B_2 (1 << 18)
 731 #define OASTARTTRIG2_INVERT_B_3 (1 << 19)
 732 #define OASTARTTRIG2_INVERT_C_0 (1 << 20)
 733 #define OASTARTTRIG2_INVERT_C_1 (1 << 21)
 734 #define OASTARTTRIG2_INVERT_D_0 (1 << 22)
 735 #define OASTARTTRIG2_THRESHOLD_ENABLE       (1 << 23)
 736 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ    (1 << 24)
 737 #define OASTARTTRIG2_EVENT_SELECT_0  (1 << 28)
 738 #define OASTARTTRIG2_EVENT_SELECT_1  (1 << 29)
 739 #define OASTARTTRIG2_EVENT_SELECT_2  (1 << 30)
 740 #define OASTARTTRIG2_EVENT_SELECT_3  (1 << 31)
 741 
 742 #define OASTARTTRIG3 _MMIO(0x2718)
 743 #define OASTARTTRIG3_NOA_SELECT_MASK       0xf
 744 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT    0
 745 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT    4
 746 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT   8
 747 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT   12
 748 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT   16
 749 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT   20
 750 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT   24
 751 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT   28
 752 
 753 #define OASTARTTRIG4 _MMIO(0x271c)
 754 #define OASTARTTRIG4_NOA_SELECT_MASK        0xf
 755 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT    0
 756 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT    4
 757 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT    8
 758 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT    12
 759 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT    16
 760 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT    20
 761 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT    24
 762 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT    28
 763 
 764 #define OASTARTTRIG5 _MMIO(0x2720)
 765 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
 766 #define OASTARTTRIG5_THRESHOLD_MASK           0xffff
 767 
 768 #define OASTARTTRIG6 _MMIO(0x2724)
 769 #define OASTARTTRIG6_INVERT_A_0 (1 << 0)
 770 #define OASTARTTRIG6_INVERT_A_1 (1 << 1)
 771 #define OASTARTTRIG6_INVERT_A_2 (1 << 2)
 772 #define OASTARTTRIG6_INVERT_A_3 (1 << 3)
 773 #define OASTARTTRIG6_INVERT_A_4 (1 << 4)
 774 #define OASTARTTRIG6_INVERT_A_5 (1 << 5)
 775 #define OASTARTTRIG6_INVERT_A_6 (1 << 6)
 776 #define OASTARTTRIG6_INVERT_A_7 (1 << 7)
 777 #define OASTARTTRIG6_INVERT_A_8 (1 << 8)
 778 #define OASTARTTRIG6_INVERT_A_9 (1 << 9)
 779 #define OASTARTTRIG6_INVERT_A_10 (1 << 10)
 780 #define OASTARTTRIG6_INVERT_A_11 (1 << 11)
 781 #define OASTARTTRIG6_INVERT_A_12 (1 << 12)
 782 #define OASTARTTRIG6_INVERT_A_13 (1 << 13)
 783 #define OASTARTTRIG6_INVERT_A_14 (1 << 14)
 784 #define OASTARTTRIG6_INVERT_A_15 (1 << 15)
 785 #define OASTARTTRIG6_INVERT_B_0 (1 << 16)
 786 #define OASTARTTRIG6_INVERT_B_1 (1 << 17)
 787 #define OASTARTTRIG6_INVERT_B_2 (1 << 18)
 788 #define OASTARTTRIG6_INVERT_B_3 (1 << 19)
 789 #define OASTARTTRIG6_INVERT_C_0 (1 << 20)
 790 #define OASTARTTRIG6_INVERT_C_1 (1 << 21)
 791 #define OASTARTTRIG6_INVERT_D_0 (1 << 22)
 792 #define OASTARTTRIG6_THRESHOLD_ENABLE       (1 << 23)
 793 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ    (1 << 24)
 794 #define OASTARTTRIG6_EVENT_SELECT_4  (1 << 28)
 795 #define OASTARTTRIG6_EVENT_SELECT_5  (1 << 29)
 796 #define OASTARTTRIG6_EVENT_SELECT_6  (1 << 30)
 797 #define OASTARTTRIG6_EVENT_SELECT_7  (1 << 31)
 798 
 799 #define OASTARTTRIG7 _MMIO(0x2728)
 800 #define OASTARTTRIG7_NOA_SELECT_MASK       0xf
 801 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT    0
 802 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT    4
 803 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT   8
 804 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT   12
 805 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT   16
 806 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT   20
 807 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT   24
 808 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT   28
 809 
 810 #define OASTARTTRIG8 _MMIO(0x272c)
 811 #define OASTARTTRIG8_NOA_SELECT_MASK       0xf
 812 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT    0
 813 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT    4
 814 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT    8
 815 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT    12
 816 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT    16
 817 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT    20
 818 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT    24
 819 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT    28
 820 
 821 #define OAREPORTTRIG1 _MMIO(0x2740)
 822 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
 823 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
 824 
 825 #define OAREPORTTRIG2 _MMIO(0x2744)
 826 #define OAREPORTTRIG2_INVERT_A_0  (1 << 0)
 827 #define OAREPORTTRIG2_INVERT_A_1  (1 << 1)
 828 #define OAREPORTTRIG2_INVERT_A_2  (1 << 2)
 829 #define OAREPORTTRIG2_INVERT_A_3  (1 << 3)
 830 #define OAREPORTTRIG2_INVERT_A_4  (1 << 4)
 831 #define OAREPORTTRIG2_INVERT_A_5  (1 << 5)
 832 #define OAREPORTTRIG2_INVERT_A_6  (1 << 6)
 833 #define OAREPORTTRIG2_INVERT_A_7  (1 << 7)
 834 #define OAREPORTTRIG2_INVERT_A_8  (1 << 8)
 835 #define OAREPORTTRIG2_INVERT_A_9  (1 << 9)
 836 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
 837 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
 838 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
 839 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
 840 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
 841 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
 842 #define OAREPORTTRIG2_INVERT_B_0  (1 << 16)
 843 #define OAREPORTTRIG2_INVERT_B_1  (1 << 17)
 844 #define OAREPORTTRIG2_INVERT_B_2  (1 << 18)
 845 #define OAREPORTTRIG2_INVERT_B_3  (1 << 19)
 846 #define OAREPORTTRIG2_INVERT_C_0  (1 << 20)
 847 #define OAREPORTTRIG2_INVERT_C_1  (1 << 21)
 848 #define OAREPORTTRIG2_INVERT_D_0  (1 << 22)
 849 #define OAREPORTTRIG2_THRESHOLD_ENABLE      (1 << 23)
 850 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
 851 
 852 #define OAREPORTTRIG3 _MMIO(0x2748)
 853 #define OAREPORTTRIG3_NOA_SELECT_MASK       0xf
 854 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT    0
 855 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT    4
 856 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT   8
 857 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT   12
 858 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT   16
 859 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT   20
 860 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT   24
 861 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT   28
 862 
 863 #define OAREPORTTRIG4 _MMIO(0x274c)
 864 #define OAREPORTTRIG4_NOA_SELECT_MASK       0xf
 865 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT    0
 866 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT    4
 867 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT    8
 868 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT    12
 869 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT    16
 870 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT    20
 871 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT    24
 872 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT    28
 873 
 874 #define OAREPORTTRIG5 _MMIO(0x2750)
 875 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
 876 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
 877 
 878 #define OAREPORTTRIG6 _MMIO(0x2754)
 879 #define OAREPORTTRIG6_INVERT_A_0  (1 << 0)
 880 #define OAREPORTTRIG6_INVERT_A_1  (1 << 1)
 881 #define OAREPORTTRIG6_INVERT_A_2  (1 << 2)
 882 #define OAREPORTTRIG6_INVERT_A_3  (1 << 3)
 883 #define OAREPORTTRIG6_INVERT_A_4  (1 << 4)
 884 #define OAREPORTTRIG6_INVERT_A_5  (1 << 5)
 885 #define OAREPORTTRIG6_INVERT_A_6  (1 << 6)
 886 #define OAREPORTTRIG6_INVERT_A_7  (1 << 7)
 887 #define OAREPORTTRIG6_INVERT_A_8  (1 << 8)
 888 #define OAREPORTTRIG6_INVERT_A_9  (1 << 9)
 889 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
 890 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
 891 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
 892 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
 893 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
 894 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
 895 #define OAREPORTTRIG6_INVERT_B_0  (1 << 16)
 896 #define OAREPORTTRIG6_INVERT_B_1  (1 << 17)
 897 #define OAREPORTTRIG6_INVERT_B_2  (1 << 18)
 898 #define OAREPORTTRIG6_INVERT_B_3  (1 << 19)
 899 #define OAREPORTTRIG6_INVERT_C_0  (1 << 20)
 900 #define OAREPORTTRIG6_INVERT_C_1  (1 << 21)
 901 #define OAREPORTTRIG6_INVERT_D_0  (1 << 22)
 902 #define OAREPORTTRIG6_THRESHOLD_ENABLE      (1 << 23)
 903 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
 904 
 905 #define OAREPORTTRIG7 _MMIO(0x2758)
 906 #define OAREPORTTRIG7_NOA_SELECT_MASK       0xf
 907 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT    0
 908 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT    4
 909 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT   8
 910 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT   12
 911 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT   16
 912 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT   20
 913 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT   24
 914 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT   28
 915 
 916 #define OAREPORTTRIG8 _MMIO(0x275c)
 917 #define OAREPORTTRIG8_NOA_SELECT_MASK       0xf
 918 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT    0
 919 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT    4
 920 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT    8
 921 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT    12
 922 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT    16
 923 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT    20
 924 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT    24
 925 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT    28
 926 
 927 /* CECX_0 */
 928 #define OACEC_COMPARE_LESS_OR_EQUAL     6
 929 #define OACEC_COMPARE_NOT_EQUAL         5
 930 #define OACEC_COMPARE_LESS_THAN         4
 931 #define OACEC_COMPARE_GREATER_OR_EQUAL  3
 932 #define OACEC_COMPARE_EQUAL             2
 933 #define OACEC_COMPARE_GREATER_THAN      1
 934 #define OACEC_COMPARE_ANY_EQUAL         0
 935 
 936 #define OACEC_COMPARE_VALUE_MASK    0xffff
 937 #define OACEC_COMPARE_VALUE_SHIFT   3
 938 
 939 #define OACEC_SELECT_NOA        (0 << 19)
 940 #define OACEC_SELECT_PREV       (1 << 19)
 941 #define OACEC_SELECT_BOOLEAN    (2 << 19)
 942 
 943 /* CECX_1 */
 944 #define OACEC_MASK_MASK             0xffff
 945 #define OACEC_CONSIDERATIONS_MASK   0xffff
 946 #define OACEC_CONSIDERATIONS_SHIFT  16
 947 
 948 #define OACEC0_0 _MMIO(0x2770)
 949 #define OACEC0_1 _MMIO(0x2774)
 950 #define OACEC1_0 _MMIO(0x2778)
 951 #define OACEC1_1 _MMIO(0x277c)
 952 #define OACEC2_0 _MMIO(0x2780)
 953 #define OACEC2_1 _MMIO(0x2784)
 954 #define OACEC3_0 _MMIO(0x2788)
 955 #define OACEC3_1 _MMIO(0x278c)
 956 #define OACEC4_0 _MMIO(0x2790)
 957 #define OACEC4_1 _MMIO(0x2794)
 958 #define OACEC5_0 _MMIO(0x2798)
 959 #define OACEC5_1 _MMIO(0x279c)
 960 #define OACEC6_0 _MMIO(0x27a0)
 961 #define OACEC6_1 _MMIO(0x27a4)
 962 #define OACEC7_0 _MMIO(0x27a8)
 963 #define OACEC7_1 _MMIO(0x27ac)
 964 
 965 /* OA perf counters */
 966 #define OA_PERFCNT1_LO      _MMIO(0x91B8)
 967 #define OA_PERFCNT1_HI      _MMIO(0x91BC)
 968 #define OA_PERFCNT2_LO      _MMIO(0x91C0)
 969 #define OA_PERFCNT2_HI      _MMIO(0x91C4)
 970 #define OA_PERFCNT3_LO      _MMIO(0x91C8)
 971 #define OA_PERFCNT3_HI      _MMIO(0x91CC)
 972 #define OA_PERFCNT4_LO      _MMIO(0x91D8)
 973 #define OA_PERFCNT4_HI      _MMIO(0x91DC)
 974 
 975 #define OA_PERFMATRIX_LO    _MMIO(0x91C8)
 976 #define OA_PERFMATRIX_HI    _MMIO(0x91CC)
 977 
 978 /* RPM unit config (Gen8+) */
 979 #define RPM_CONFIG0         _MMIO(0x0D00)
 980 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT      3
 981 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK       (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
 982 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ   0
 983 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ     1
 984 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT     3
 985 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK      (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
 986 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ    0
 987 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ  1
 988 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ  2
 989 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ    3
 990 #define  GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT    1
 991 #define  GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK     (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
 992 
 993 #define RPM_CONFIG1         _MMIO(0x0D04)
 994 #define  GEN10_GT_NOA_ENABLE  (1 << 9)
 995 
 996 /* GPM unit config (Gen9+) */
 997 #define CTC_MODE                        _MMIO(0xA26C)
 998 #define  CTC_SOURCE_PARAMETER_MASK 1
 999 #define  CTC_SOURCE_CRYSTAL_CLOCK       0
1000 #define  CTC_SOURCE_DIVIDE_LOGIC        1
1001 #define  CTC_SHIFT_PARAMETER_SHIFT      1
1002 #define  CTC_SHIFT_PARAMETER_MASK       (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1003 
1004 /* RCP unit config (Gen8+) */
1005 #define RCP_CONFIG          _MMIO(0x0D08)
1006 
1007 /* NOA (HSW) */
1008 #define HSW_MBVID2_NOA0         _MMIO(0x9E80)
1009 #define HSW_MBVID2_NOA1         _MMIO(0x9E84)
1010 #define HSW_MBVID2_NOA2         _MMIO(0x9E88)
1011 #define HSW_MBVID2_NOA3         _MMIO(0x9E8C)
1012 #define HSW_MBVID2_NOA4         _MMIO(0x9E90)
1013 #define HSW_MBVID2_NOA5         _MMIO(0x9E94)
1014 #define HSW_MBVID2_NOA6         _MMIO(0x9E98)
1015 #define HSW_MBVID2_NOA7         _MMIO(0x9E9C)
1016 #define HSW_MBVID2_NOA8         _MMIO(0x9EA0)
1017 #define HSW_MBVID2_NOA9         _MMIO(0x9EA4)
1018 
1019 #define HSW_MBVID2_MISR0        _MMIO(0x9EC0)
1020 
1021 /* NOA (Gen8+) */
1022 #define NOA_CONFIG(i)       _MMIO(0x0D0C + (i) * 4)
1023 
1024 #define MICRO_BP0_0         _MMIO(0x9800)
1025 #define MICRO_BP0_2         _MMIO(0x9804)
1026 #define MICRO_BP0_1         _MMIO(0x9808)
1027 
1028 #define MICRO_BP1_0         _MMIO(0x980C)
1029 #define MICRO_BP1_2         _MMIO(0x9810)
1030 #define MICRO_BP1_1         _MMIO(0x9814)
1031 
1032 #define MICRO_BP2_0         _MMIO(0x9818)
1033 #define MICRO_BP2_2         _MMIO(0x981C)
1034 #define MICRO_BP2_1         _MMIO(0x9820)
1035 
1036 #define MICRO_BP3_0         _MMIO(0x9824)
1037 #define MICRO_BP3_2         _MMIO(0x9828)
1038 #define MICRO_BP3_1         _MMIO(0x982C)
1039 
1040 #define MICRO_BP_TRIGGER                _MMIO(0x9830)
1041 #define MICRO_BP3_COUNT_STATUS01        _MMIO(0x9834)
1042 #define MICRO_BP3_COUNT_STATUS23        _MMIO(0x9838)
1043 #define MICRO_BP_FIRED_ARMED            _MMIO(0x983C)
1044 
1045 #define GDT_CHICKEN_BITS    _MMIO(0x9840)
1046 #define   GT_NOA_ENABLE     0x00000080
1047 
1048 #define NOA_DATA            _MMIO(0x986C)
1049 #define NOA_WRITE           _MMIO(0x9888)
1050 #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
1051 
1052 #define _GEN7_PIPEA_DE_LOAD_SL  0x70068
1053 #define _GEN7_PIPEB_DE_LOAD_SL  0x71068
1054 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
1055 
1056 /*
1057  * Reset registers
1058  */
1059 #define DEBUG_RESET_I830                _MMIO(0x6070)
1060 #define  DEBUG_RESET_FULL               (1 << 7)
1061 #define  DEBUG_RESET_RENDER             (1 << 8)
1062 #define  DEBUG_RESET_DISPLAY            (1 << 9)
1063 
1064 /*
1065  * IOSF sideband
1066  */
1067 #define VLV_IOSF_DOORBELL_REQ                   _MMIO(VLV_DISPLAY_BASE + 0x2100)
1068 #define   IOSF_DEVFN_SHIFT                      24
1069 #define   IOSF_OPCODE_SHIFT                     16
1070 #define   IOSF_PORT_SHIFT                       8
1071 #define   IOSF_BYTE_ENABLES_SHIFT               4
1072 #define   IOSF_BAR_SHIFT                        1
1073 #define   IOSF_SB_BUSY                          (1 << 0)
1074 #define   IOSF_PORT_BUNIT                       0x03
1075 #define   IOSF_PORT_PUNIT                       0x04
1076 #define   IOSF_PORT_NC                          0x11
1077 #define   IOSF_PORT_DPIO                        0x12
1078 #define   IOSF_PORT_GPIO_NC                     0x13
1079 #define   IOSF_PORT_CCK                         0x14
1080 #define   IOSF_PORT_DPIO_2                      0x1a
1081 #define   IOSF_PORT_FLISDSI                     0x1b
1082 #define   IOSF_PORT_GPIO_SC                     0x48
1083 #define   IOSF_PORT_GPIO_SUS                    0xa8
1084 #define   IOSF_PORT_CCU                         0xa9
1085 #define   CHV_IOSF_PORT_GPIO_N                  0x13
1086 #define   CHV_IOSF_PORT_GPIO_SE                 0x48
1087 #define   CHV_IOSF_PORT_GPIO_E                  0xa8
1088 #define   CHV_IOSF_PORT_GPIO_SW                 0xb2
1089 #define VLV_IOSF_DATA                           _MMIO(VLV_DISPLAY_BASE + 0x2104)
1090 #define VLV_IOSF_ADDR                           _MMIO(VLV_DISPLAY_BASE + 0x2108)
1091 
1092 /* See configdb bunit SB addr map */
1093 #define BUNIT_REG_BISOC                         0x11
1094 
1095 /* PUNIT_REG_*SSPM0 */
1096 #define   _SSPM0_SSC(val)                       ((val) << 0)
1097 #define   SSPM0_SSC_MASK                        _SSPM0_SSC(0x3)
1098 #define   SSPM0_SSC_PWR_ON                      _SSPM0_SSC(0x0)
1099 #define   SSPM0_SSC_CLK_GATE                    _SSPM0_SSC(0x1)
1100 #define   SSPM0_SSC_RESET                       _SSPM0_SSC(0x2)
1101 #define   SSPM0_SSC_PWR_GATE                    _SSPM0_SSC(0x3)
1102 #define   _SSPM0_SSS(val)                       ((val) << 24)
1103 #define   SSPM0_SSS_MASK                        _SSPM0_SSS(0x3)
1104 #define   SSPM0_SSS_PWR_ON                      _SSPM0_SSS(0x0)
1105 #define   SSPM0_SSS_CLK_GATE                    _SSPM0_SSS(0x1)
1106 #define   SSPM0_SSS_RESET                       _SSPM0_SSS(0x2)
1107 #define   SSPM0_SSS_PWR_GATE                    _SSPM0_SSS(0x3)
1108 
1109 /* PUNIT_REG_*SSPM1 */
1110 #define   SSPM1_FREQSTAT_SHIFT                  24
1111 #define   SSPM1_FREQSTAT_MASK                   (0x1f << SSPM1_FREQSTAT_SHIFT)
1112 #define   SSPM1_FREQGUAR_SHIFT                  8
1113 #define   SSPM1_FREQGUAR_MASK                   (0x1f << SSPM1_FREQGUAR_SHIFT)
1114 #define   SSPM1_FREQ_SHIFT                      0
1115 #define   SSPM1_FREQ_MASK                       (0x1f << SSPM1_FREQ_SHIFT)
1116 
1117 #define PUNIT_REG_VEDSSPM0                      0x32
1118 #define PUNIT_REG_VEDSSPM1                      0x33
1119 
1120 #define PUNIT_REG_DSPSSPM                       0x36
1121 #define   DSPFREQSTAT_SHIFT_CHV                 24
1122 #define   DSPFREQSTAT_MASK_CHV                  (0x1f << DSPFREQSTAT_SHIFT_CHV)
1123 #define   DSPFREQGUAR_SHIFT_CHV                 8
1124 #define   DSPFREQGUAR_MASK_CHV                  (0x1f << DSPFREQGUAR_SHIFT_CHV)
1125 #define   DSPFREQSTAT_SHIFT                     30
1126 #define   DSPFREQSTAT_MASK                      (0x3 << DSPFREQSTAT_SHIFT)
1127 #define   DSPFREQGUAR_SHIFT                     14
1128 #define   DSPFREQGUAR_MASK                      (0x3 << DSPFREQGUAR_SHIFT)
1129 #define   DSP_MAXFIFO_PM5_STATUS                (1 << 22) /* chv */
1130 #define   DSP_AUTO_CDCLK_GATE_DISABLE           (1 << 7) /* chv */
1131 #define   DSP_MAXFIFO_PM5_ENABLE                (1 << 6) /* chv */
1132 #define   _DP_SSC(val, pipe)                    ((val) << (2 * (pipe)))
1133 #define   DP_SSC_MASK(pipe)                     _DP_SSC(0x3, (pipe))
1134 #define   DP_SSC_PWR_ON(pipe)                   _DP_SSC(0x0, (pipe))
1135 #define   DP_SSC_CLK_GATE(pipe)                 _DP_SSC(0x1, (pipe))
1136 #define   DP_SSC_RESET(pipe)                    _DP_SSC(0x2, (pipe))
1137 #define   DP_SSC_PWR_GATE(pipe)                 _DP_SSC(0x3, (pipe))
1138 #define   _DP_SSS(val, pipe)                    ((val) << (2 * (pipe) + 16))
1139 #define   DP_SSS_MASK(pipe)                     _DP_SSS(0x3, (pipe))
1140 #define   DP_SSS_PWR_ON(pipe)                   _DP_SSS(0x0, (pipe))
1141 #define   DP_SSS_CLK_GATE(pipe)                 _DP_SSS(0x1, (pipe))
1142 #define   DP_SSS_RESET(pipe)                    _DP_SSS(0x2, (pipe))
1143 #define   DP_SSS_PWR_GATE(pipe)                 _DP_SSS(0x3, (pipe))
1144 
1145 #define PUNIT_REG_ISPSSPM0                      0x39
1146 #define PUNIT_REG_ISPSSPM1                      0x3a
1147 
1148 #define PUNIT_REG_PWRGT_CTRL                    0x60
1149 #define PUNIT_REG_PWRGT_STATUS                  0x61
1150 #define   PUNIT_PWRGT_MASK(pw_idx)              (3 << ((pw_idx) * 2))
1151 #define   PUNIT_PWRGT_PWR_ON(pw_idx)            (0 << ((pw_idx) * 2))
1152 #define   PUNIT_PWRGT_CLK_GATE(pw_idx)          (1 << ((pw_idx) * 2))
1153 #define   PUNIT_PWRGT_RESET(pw_idx)             (2 << ((pw_idx) * 2))
1154 #define   PUNIT_PWRGT_PWR_GATE(pw_idx)          (3 << ((pw_idx) * 2))
1155 
1156 #define PUNIT_PWGT_IDX_RENDER                   0
1157 #define PUNIT_PWGT_IDX_MEDIA                    1
1158 #define PUNIT_PWGT_IDX_DISP2D                   3
1159 #define PUNIT_PWGT_IDX_DPIO_CMN_BC              5
1160 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01       6
1161 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23       7
1162 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01       8
1163 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23       9
1164 #define PUNIT_PWGT_IDX_DPIO_RX0                 10
1165 #define PUNIT_PWGT_IDX_DPIO_RX1                 11
1166 #define PUNIT_PWGT_IDX_DPIO_CMN_D               12
1167 
1168 #define PUNIT_REG_GPU_LFM                       0xd3
1169 #define PUNIT_REG_GPU_FREQ_REQ                  0xd4
1170 #define PUNIT_REG_GPU_FREQ_STS                  0xd8
1171 #define   GPLLENABLE                            (1 << 4)
1172 #define   GENFREQSTATUS                         (1 << 0)
1173 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ          0xdc
1174 #define PUNIT_REG_CZ_TIMESTAMP                  0xce
1175 
1176 #define PUNIT_FUSE_BUS2                         0xf6 /* bits 47:40 */
1177 #define PUNIT_FUSE_BUS1                         0xf5 /* bits 55:48 */
1178 
1179 #define FB_GFX_FMAX_AT_VMAX_FUSE                0x136
1180 #define FB_GFX_FREQ_FUSE_MASK                   0xff
1181 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT   24
1182 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT   16
1183 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT   8
1184 
1185 #define FB_GFX_FMIN_AT_VMIN_FUSE                0x137
1186 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT          8
1187 
1188 #define PUNIT_REG_DDR_SETUP2                    0x139
1189 #define   FORCE_DDR_FREQ_REQ_ACK                (1 << 8)
1190 #define   FORCE_DDR_LOW_FREQ                    (1 << 1)
1191 #define   FORCE_DDR_HIGH_FREQ                   (1 << 0)
1192 
1193 #define PUNIT_GPU_STATUS_REG                    0xdb
1194 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1195 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK          0xff
1196 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT     8
1197 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK      0xff
1198 
1199 #define PUNIT_GPU_DUTYCYCLE_REG         0xdf
1200 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT      8
1201 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK       0xff
1202 
1203 #define IOSF_NC_FB_GFX_FREQ_FUSE                0x1c
1204 #define   FB_GFX_MAX_FREQ_FUSE_SHIFT            3
1205 #define   FB_GFX_MAX_FREQ_FUSE_MASK             0x000007f8
1206 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT    11
1207 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_MASK     0x0007f800
1208 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI             0x34
1209 #define   FB_FMAX_VMIN_FREQ_HI_MASK             0x00000007
1210 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO             0x30
1211 #define   FB_FMAX_VMIN_FREQ_LO_SHIFT            27
1212 #define   FB_FMAX_VMIN_FREQ_LO_MASK             0xf8000000
1213 
1214 #define VLV_TURBO_SOC_OVERRIDE          0x04
1215 #define   VLV_OVERRIDE_EN               1
1216 #define   VLV_SOC_TDP_EN                (1 << 1)
1217 #define   VLV_BIAS_CPU_125_SOC_875      (6 << 2)
1218 #define   CHV_BIAS_CPU_50_SOC_50        (3 << 2)
1219 
1220 /* vlv2 north clock has */
1221 #define CCK_FUSE_REG                            0x8
1222 #define  CCK_FUSE_HPLL_FREQ_MASK                0x3
1223 #define CCK_REG_DSI_PLL_FUSE                    0x44
1224 #define CCK_REG_DSI_PLL_CONTROL                 0x48
1225 #define  DSI_PLL_VCO_EN                         (1 << 31)
1226 #define  DSI_PLL_LDO_GATE                       (1 << 30)
1227 #define  DSI_PLL_P1_POST_DIV_SHIFT              17
1228 #define  DSI_PLL_P1_POST_DIV_MASK               (0x1ff << 17)
1229 #define  DSI_PLL_P2_MUX_DSI0_DIV2               (1 << 13)
1230 #define  DSI_PLL_P3_MUX_DSI1_DIV2               (1 << 12)
1231 #define  DSI_PLL_MUX_MASK                       (3 << 9)
1232 #define  DSI_PLL_MUX_DSI0_DSIPLL                (0 << 10)
1233 #define  DSI_PLL_MUX_DSI0_CCK                   (1 << 10)
1234 #define  DSI_PLL_MUX_DSI1_DSIPLL                (0 << 9)
1235 #define  DSI_PLL_MUX_DSI1_CCK                   (1 << 9)
1236 #define  DSI_PLL_CLK_GATE_MASK                  (0xf << 5)
1237 #define  DSI_PLL_CLK_GATE_DSI0_DSIPLL           (1 << 8)
1238 #define  DSI_PLL_CLK_GATE_DSI1_DSIPLL           (1 << 7)
1239 #define  DSI_PLL_CLK_GATE_DSI0_CCK              (1 << 6)
1240 #define  DSI_PLL_CLK_GATE_DSI1_CCK              (1 << 5)
1241 #define  DSI_PLL_LOCK                           (1 << 0)
1242 #define CCK_REG_DSI_PLL_DIVIDER                 0x4c
1243 #define  DSI_PLL_LFSR                           (1 << 31)
1244 #define  DSI_PLL_FRACTION_EN                    (1 << 30)
1245 #define  DSI_PLL_FRAC_COUNTER_SHIFT             27
1246 #define  DSI_PLL_FRAC_COUNTER_MASK              (7 << 27)
1247 #define  DSI_PLL_USYNC_CNT_SHIFT                18
1248 #define  DSI_PLL_USYNC_CNT_MASK                 (0x1ff << 18)
1249 #define  DSI_PLL_N1_DIV_SHIFT                   16
1250 #define  DSI_PLL_N1_DIV_MASK                    (3 << 16)
1251 #define  DSI_PLL_M1_DIV_SHIFT                   0
1252 #define  DSI_PLL_M1_DIV_MASK                    (0x1ff << 0)
1253 #define CCK_CZ_CLOCK_CONTROL                    0x62
1254 #define CCK_GPLL_CLOCK_CONTROL                  0x67
1255 #define CCK_DISPLAY_CLOCK_CONTROL               0x6b
1256 #define CCK_DISPLAY_REF_CLOCK_CONTROL           0x6c
1257 #define  CCK_TRUNK_FORCE_ON                     (1 << 17)
1258 #define  CCK_TRUNK_FORCE_OFF                    (1 << 16)
1259 #define  CCK_FREQUENCY_STATUS                   (0x1f << 8)
1260 #define  CCK_FREQUENCY_STATUS_SHIFT             8
1261 #define  CCK_FREQUENCY_VALUES                   (0x1f << 0)
1262 
1263 /* DPIO registers */
1264 #define DPIO_DEVFN                      0
1265 
1266 #define DPIO_CTL                        _MMIO(VLV_DISPLAY_BASE + 0x2110)
1267 #define  DPIO_MODSEL1                   (1 << 3) /* if ref clk b == 27 */
1268 #define  DPIO_MODSEL0                   (1 << 2) /* if ref clk a == 27 */
1269 #define  DPIO_SFR_BYPASS                (1 << 1)
1270 #define  DPIO_CMNRST                    (1 << 0)
1271 
1272 #define DPIO_PHY(pipe)                  ((pipe) >> 1)
1273 #define DPIO_PHY_IOSF_PORT(phy)         (dev_priv->dpio_phy_iosf_port[phy])
1274 
1275 /*
1276  * Per pipe/PLL DPIO regs
1277  */
1278 #define _VLV_PLL_DW3_CH0                0x800c
1279 #define   DPIO_POST_DIV_SHIFT           (28) /* 3 bits */
1280 #define   DPIO_POST_DIV_DAC             0
1281 #define   DPIO_POST_DIV_HDMIDP          1 /* DAC 225-400M rate */
1282 #define   DPIO_POST_DIV_LVDS1           2
1283 #define   DPIO_POST_DIV_LVDS2           3
1284 #define   DPIO_K_SHIFT                  (24) /* 4 bits */
1285 #define   DPIO_P1_SHIFT                 (21) /* 3 bits */
1286 #define   DPIO_P2_SHIFT                 (16) /* 5 bits */
1287 #define   DPIO_N_SHIFT                  (12) /* 4 bits */
1288 #define   DPIO_ENABLE_CALIBRATION       (1 << 11)
1289 #define   DPIO_M1DIV_SHIFT              (8) /* 3 bits */
1290 #define   DPIO_M2DIV_MASK               0xff
1291 #define _VLV_PLL_DW3_CH1                0x802c
1292 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
1293 
1294 #define _VLV_PLL_DW5_CH0                0x8014
1295 #define   DPIO_REFSEL_OVERRIDE          27
1296 #define   DPIO_PLL_MODESEL_SHIFT        24 /* 3 bits */
1297 #define   DPIO_BIAS_CURRENT_CTL_SHIFT   21 /* 3 bits, always 0x7 */
1298 #define   DPIO_PLL_REFCLK_SEL_SHIFT     16 /* 2 bits */
1299 #define   DPIO_PLL_REFCLK_SEL_MASK      3
1300 #define   DPIO_DRIVER_CTL_SHIFT         12 /* always set to 0x8 */
1301 #define   DPIO_CLK_BIAS_CTL_SHIFT       8 /* always set to 0x5 */
1302 #define _VLV_PLL_DW5_CH1                0x8034
1303 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
1304 
1305 #define _VLV_PLL_DW7_CH0                0x801c
1306 #define _VLV_PLL_DW7_CH1                0x803c
1307 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
1308 
1309 #define _VLV_PLL_DW8_CH0                0x8040
1310 #define _VLV_PLL_DW8_CH1                0x8060
1311 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
1312 
1313 #define VLV_PLL_DW9_BCAST               0xc044
1314 #define _VLV_PLL_DW9_CH0                0x8044
1315 #define _VLV_PLL_DW9_CH1                0x8064
1316 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
1317 
1318 #define _VLV_PLL_DW10_CH0               0x8048
1319 #define _VLV_PLL_DW10_CH1               0x8068
1320 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
1321 
1322 #define _VLV_PLL_DW11_CH0               0x804c
1323 #define _VLV_PLL_DW11_CH1               0x806c
1324 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
1325 
1326 /* Spec for ref block start counts at DW10 */
1327 #define VLV_REF_DW13                    0x80ac
1328 
1329 #define VLV_CMN_DW0                     0x8100
1330 
1331 /*
1332  * Per DDI channel DPIO regs
1333  */
1334 
1335 #define _VLV_PCS_DW0_CH0                0x8200
1336 #define _VLV_PCS_DW0_CH1                0x8400
1337 #define   DPIO_PCS_TX_LANE2_RESET       (1 << 16)
1338 #define   DPIO_PCS_TX_LANE1_RESET       (1 << 7)
1339 #define   DPIO_LEFT_TXFIFO_RST_MASTER2  (1 << 4)
1340 #define   DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
1341 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
1342 
1343 #define _VLV_PCS01_DW0_CH0              0x200
1344 #define _VLV_PCS23_DW0_CH0              0x400
1345 #define _VLV_PCS01_DW0_CH1              0x2600
1346 #define _VLV_PCS23_DW0_CH1              0x2800
1347 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1348 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1349 
1350 #define _VLV_PCS_DW1_CH0                0x8204
1351 #define _VLV_PCS_DW1_CH1                0x8404
1352 #define   CHV_PCS_REQ_SOFTRESET_EN      (1 << 23)
1353 #define   DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1354 #define   DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
1355 #define   DPIO_PCS_CLK_DATAWIDTH_SHIFT  (6)
1356 #define   DPIO_PCS_CLK_SOFT_RESET       (1 << 5)
1357 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1358 
1359 #define _VLV_PCS01_DW1_CH0              0x204
1360 #define _VLV_PCS23_DW1_CH0              0x404
1361 #define _VLV_PCS01_DW1_CH1              0x2604
1362 #define _VLV_PCS23_DW1_CH1              0x2804
1363 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1364 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1365 
1366 #define _VLV_PCS_DW8_CH0                0x8220
1367 #define _VLV_PCS_DW8_CH1                0x8420
1368 #define   CHV_PCS_USEDCLKCHANNEL_OVRRIDE        (1 << 20)
1369 #define   CHV_PCS_USEDCLKCHANNEL                (1 << 21)
1370 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1371 
1372 #define _VLV_PCS01_DW8_CH0              0x0220
1373 #define _VLV_PCS23_DW8_CH0              0x0420
1374 #define _VLV_PCS01_DW8_CH1              0x2620
1375 #define _VLV_PCS23_DW8_CH1              0x2820
1376 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1377 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1378 
1379 #define _VLV_PCS_DW9_CH0                0x8224
1380 #define _VLV_PCS_DW9_CH1                0x8424
1381 #define   DPIO_PCS_TX2MARGIN_MASK       (0x7 << 13)
1382 #define   DPIO_PCS_TX2MARGIN_000        (0 << 13)
1383 #define   DPIO_PCS_TX2MARGIN_101        (1 << 13)
1384 #define   DPIO_PCS_TX1MARGIN_MASK       (0x7 << 10)
1385 #define   DPIO_PCS_TX1MARGIN_000        (0 << 10)
1386 #define   DPIO_PCS_TX1MARGIN_101        (1 << 10)
1387 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1388 
1389 #define _VLV_PCS01_DW9_CH0              0x224
1390 #define _VLV_PCS23_DW9_CH0              0x424
1391 #define _VLV_PCS01_DW9_CH1              0x2624
1392 #define _VLV_PCS23_DW9_CH1              0x2824
1393 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1394 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1395 
1396 #define _CHV_PCS_DW10_CH0               0x8228
1397 #define _CHV_PCS_DW10_CH1               0x8428
1398 #define   DPIO_PCS_SWING_CALC_TX0_TX2   (1 << 30)
1399 #define   DPIO_PCS_SWING_CALC_TX1_TX3   (1 << 31)
1400 #define   DPIO_PCS_TX2DEEMP_MASK        (0xf << 24)
1401 #define   DPIO_PCS_TX2DEEMP_9P5         (0 << 24)
1402 #define   DPIO_PCS_TX2DEEMP_6P0         (2 << 24)
1403 #define   DPIO_PCS_TX1DEEMP_MASK        (0xf << 16)
1404 #define   DPIO_PCS_TX1DEEMP_9P5         (0 << 16)
1405 #define   DPIO_PCS_TX1DEEMP_6P0         (2 << 16)
1406 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1407 
1408 #define _VLV_PCS01_DW10_CH0             0x0228
1409 #define _VLV_PCS23_DW10_CH0             0x0428
1410 #define _VLV_PCS01_DW10_CH1             0x2628
1411 #define _VLV_PCS23_DW10_CH1             0x2828
1412 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1413 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1414 
1415 #define _VLV_PCS_DW11_CH0               0x822c
1416 #define _VLV_PCS_DW11_CH1               0x842c
1417 #define   DPIO_TX2_STAGGER_MASK(x)      ((x) << 24)
1418 #define   DPIO_LANEDESKEW_STRAP_OVRD    (1 << 3)
1419 #define   DPIO_LEFT_TXFIFO_RST_MASTER   (1 << 1)
1420 #define   DPIO_RIGHT_TXFIFO_RST_MASTER  (1 << 0)
1421 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1422 
1423 #define _VLV_PCS01_DW11_CH0             0x022c
1424 #define _VLV_PCS23_DW11_CH0             0x042c
1425 #define _VLV_PCS01_DW11_CH1             0x262c
1426 #define _VLV_PCS23_DW11_CH1             0x282c
1427 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1428 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1429 
1430 #define _VLV_PCS01_DW12_CH0             0x0230
1431 #define _VLV_PCS23_DW12_CH0             0x0430
1432 #define _VLV_PCS01_DW12_CH1             0x2630
1433 #define _VLV_PCS23_DW12_CH1             0x2830
1434 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1435 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1436 
1437 #define _VLV_PCS_DW12_CH0               0x8230
1438 #define _VLV_PCS_DW12_CH1               0x8430
1439 #define   DPIO_TX2_STAGGER_MULT(x)      ((x) << 20)
1440 #define   DPIO_TX1_STAGGER_MULT(x)      ((x) << 16)
1441 #define   DPIO_TX1_STAGGER_MASK(x)      ((x) << 8)
1442 #define   DPIO_LANESTAGGER_STRAP_OVRD   (1 << 6)
1443 #define   DPIO_LANESTAGGER_STRAP(x)     ((x) << 0)
1444 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1445 
1446 #define _VLV_PCS_DW14_CH0               0x8238
1447 #define _VLV_PCS_DW14_CH1               0x8438
1448 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1449 
1450 #define _VLV_PCS_DW23_CH0               0x825c
1451 #define _VLV_PCS_DW23_CH1               0x845c
1452 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1453 
1454 #define _VLV_TX_DW2_CH0                 0x8288
1455 #define _VLV_TX_DW2_CH1                 0x8488
1456 #define   DPIO_SWING_MARGIN000_SHIFT    16
1457 #define   DPIO_SWING_MARGIN000_MASK     (0xff << DPIO_SWING_MARGIN000_SHIFT)
1458 #define   DPIO_UNIQ_TRANS_SCALE_SHIFT   8
1459 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1460 
1461 #define _VLV_TX_DW3_CH0                 0x828c
1462 #define _VLV_TX_DW3_CH1                 0x848c
1463 /* The following bit for CHV phy */
1464 #define   DPIO_TX_UNIQ_TRANS_SCALE_EN   (1 << 27)
1465 #define   DPIO_SWING_MARGIN101_SHIFT    16
1466 #define   DPIO_SWING_MARGIN101_MASK     (0xff << DPIO_SWING_MARGIN101_SHIFT)
1467 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1468 
1469 #define _VLV_TX_DW4_CH0                 0x8290
1470 #define _VLV_TX_DW4_CH1                 0x8490
1471 #define   DPIO_SWING_DEEMPH9P5_SHIFT    24
1472 #define   DPIO_SWING_DEEMPH9P5_MASK     (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1473 #define   DPIO_SWING_DEEMPH6P0_SHIFT    16
1474 #define   DPIO_SWING_DEEMPH6P0_MASK     (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1475 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1476 
1477 #define _VLV_TX3_DW4_CH0                0x690
1478 #define _VLV_TX3_DW4_CH1                0x2a90
1479 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1480 
1481 #define _VLV_TX_DW5_CH0                 0x8294
1482 #define _VLV_TX_DW5_CH1                 0x8494
1483 #define   DPIO_TX_OCALINIT_EN           (1 << 31)
1484 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1485 
1486 #define _VLV_TX_DW11_CH0                0x82ac
1487 #define _VLV_TX_DW11_CH1                0x84ac
1488 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1489 
1490 #define _VLV_TX_DW14_CH0                0x82b8
1491 #define _VLV_TX_DW14_CH1                0x84b8
1492 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1493 
1494 /* CHV dpPhy registers */
1495 #define _CHV_PLL_DW0_CH0                0x8000
1496 #define _CHV_PLL_DW0_CH1                0x8180
1497 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1498 
1499 #define _CHV_PLL_DW1_CH0                0x8004
1500 #define _CHV_PLL_DW1_CH1                0x8184
1501 #define   DPIO_CHV_N_DIV_SHIFT          8
1502 #define   DPIO_CHV_M1_DIV_BY_2          (0 << 0)
1503 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1504 
1505 #define _CHV_PLL_DW2_CH0                0x8008
1506 #define _CHV_PLL_DW2_CH1                0x8188
1507 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1508 
1509 #define _CHV_PLL_DW3_CH0                0x800c
1510 #define _CHV_PLL_DW3_CH1                0x818c
1511 #define  DPIO_CHV_FRAC_DIV_EN           (1 << 16)
1512 #define  DPIO_CHV_FIRST_MOD             (0 << 8)
1513 #define  DPIO_CHV_SECOND_MOD            (1 << 8)
1514 #define  DPIO_CHV_FEEDFWD_GAIN_SHIFT    0
1515 #define  DPIO_CHV_FEEDFWD_GAIN_MASK             (0xF << 0)
1516 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1517 
1518 #define _CHV_PLL_DW6_CH0                0x8018
1519 #define _CHV_PLL_DW6_CH1                0x8198
1520 #define   DPIO_CHV_GAIN_CTRL_SHIFT      16
1521 #define   DPIO_CHV_INT_COEFF_SHIFT      8
1522 #define   DPIO_CHV_PROP_COEFF_SHIFT     0
1523 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1524 
1525 #define _CHV_PLL_DW8_CH0                0x8020
1526 #define _CHV_PLL_DW8_CH1                0x81A0
1527 #define   DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1528 #define   DPIO_CHV_TDC_TARGET_CNT_MASK  (0x3FF << 0)
1529 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1530 
1531 #define _CHV_PLL_DW9_CH0                0x8024
1532 #define _CHV_PLL_DW9_CH1                0x81A4
1533 #define  DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT              1 /* 3 bits */
1534 #define  DPIO_CHV_INT_LOCK_THRESHOLD_MASK               (7 << 1)
1535 #define  DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine  */
1536 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1537 
1538 #define _CHV_CMN_DW0_CH0               0x8100
1539 #define   DPIO_ALLDL_POWERDOWN_SHIFT_CH0        19
1540 #define   DPIO_ANYDL_POWERDOWN_SHIFT_CH0        18
1541 #define   DPIO_ALLDL_POWERDOWN                  (1 << 1)
1542 #define   DPIO_ANYDL_POWERDOWN                  (1 << 0)
1543 
1544 #define _CHV_CMN_DW5_CH0               0x8114
1545 #define   CHV_BUFRIGHTENA1_DISABLE      (0 << 20)
1546 #define   CHV_BUFRIGHTENA1_NORMAL       (1 << 20)
1547 #define   CHV_BUFRIGHTENA1_FORCE        (3 << 20)
1548 #define   CHV_BUFRIGHTENA1_MASK         (3 << 20)
1549 #define   CHV_BUFLEFTENA1_DISABLE       (0 << 22)
1550 #define   CHV_BUFLEFTENA1_NORMAL        (1 << 22)
1551 #define   CHV_BUFLEFTENA1_FORCE         (3 << 22)
1552 #define   CHV_BUFLEFTENA1_MASK          (3 << 22)
1553 
1554 #define _CHV_CMN_DW13_CH0               0x8134
1555 #define _CHV_CMN_DW0_CH1                0x8080
1556 #define   DPIO_CHV_S1_DIV_SHIFT         21
1557 #define   DPIO_CHV_P1_DIV_SHIFT         13 /* 3 bits */
1558 #define   DPIO_CHV_P2_DIV_SHIFT         8  /* 5 bits */
1559 #define   DPIO_CHV_K_DIV_SHIFT          4
1560 #define   DPIO_PLL_FREQLOCK             (1 << 1)
1561 #define   DPIO_PLL_LOCK                 (1 << 0)
1562 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1563 
1564 #define _CHV_CMN_DW14_CH0               0x8138
1565 #define _CHV_CMN_DW1_CH1                0x8084
1566 #define   DPIO_AFC_RECAL                (1 << 14)
1567 #define   DPIO_DCLKP_EN                 (1 << 13)
1568 #define   CHV_BUFLEFTENA2_DISABLE       (0 << 17) /* CL2 DW1 only */
1569 #define   CHV_BUFLEFTENA2_NORMAL        (1 << 17) /* CL2 DW1 only */
1570 #define   CHV_BUFLEFTENA2_FORCE         (3 << 17) /* CL2 DW1 only */
1571 #define   CHV_BUFLEFTENA2_MASK          (3 << 17) /* CL2 DW1 only */
1572 #define   CHV_BUFRIGHTENA2_DISABLE      (0 << 19) /* CL2 DW1 only */
1573 #define   CHV_BUFRIGHTENA2_NORMAL       (1 << 19) /* CL2 DW1 only */
1574 #define   CHV_BUFRIGHTENA2_FORCE        (3 << 19) /* CL2 DW1 only */
1575 #define   CHV_BUFRIGHTENA2_MASK         (3 << 19) /* CL2 DW1 only */
1576 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1577 
1578 #define _CHV_CMN_DW19_CH0               0x814c
1579 #define _CHV_CMN_DW6_CH1                0x8098
1580 #define   DPIO_ALLDL_POWERDOWN_SHIFT_CH1        30 /* CL2 DW6 only */
1581 #define   DPIO_ANYDL_POWERDOWN_SHIFT_CH1        29 /* CL2 DW6 only */
1582 #define   DPIO_DYNPWRDOWNEN_CH1         (1 << 28) /* CL2 DW6 only */
1583 #define   CHV_CMN_USEDCLKCHANNEL        (1 << 13)
1584 
1585 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1586 
1587 #define CHV_CMN_DW28                    0x8170
1588 #define   DPIO_CL1POWERDOWNEN           (1 << 23)
1589 #define   DPIO_DYNPWRDOWNEN_CH0         (1 << 22)
1590 #define   DPIO_SUS_CLK_CONFIG_ON                (0 << 0)
1591 #define   DPIO_SUS_CLK_CONFIG_CLKREQ            (1 << 0)
1592 #define   DPIO_SUS_CLK_CONFIG_GATE              (2 << 0)
1593 #define   DPIO_SUS_CLK_CONFIG_GATE_CLKREQ       (3 << 0)
1594 
1595 #define CHV_CMN_DW30                    0x8178
1596 #define   DPIO_CL2_LDOFUSE_PWRENB       (1 << 6)
1597 #define   DPIO_LRC_BYPASS               (1 << 3)
1598 
1599 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1600                                         (lane) * 0x200 + (offset))
1601 
1602 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1603 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1604 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1605 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1606 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1607 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1608 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1609 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1610 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1611 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1612 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1613 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1614 #define   DPIO_FRC_LATENCY_SHFIT        8
1615 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1616 #define   DPIO_UPAR_SHIFT               30
1617 
1618 /* BXT PHY registers */
1619 #define _BXT_PHY0_BASE                  0x6C000
1620 #define _BXT_PHY1_BASE                  0x162000
1621 #define _BXT_PHY2_BASE                  0x163000
1622 #define BXT_PHY_BASE(phy)               _PHY3((phy), _BXT_PHY0_BASE, \
1623                                                      _BXT_PHY1_BASE, \
1624                                                      _BXT_PHY2_BASE)
1625 
1626 #define _BXT_PHY(phy, reg)                                              \
1627         _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1628 
1629 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)          \
1630         (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE,    \
1631                                          (reg_ch1) - _BXT_PHY0_BASE))
1632 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)             \
1633         _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
1634 
1635 #define BXT_P_CR_GT_DISP_PWRON          _MMIO(0x138090)
1636 #define  MIPIO_RST_CTRL                         (1 << 2)
1637 
1638 #define _BXT_PHY_CTL_DDI_A              0x64C00
1639 #define _BXT_PHY_CTL_DDI_B              0x64C10
1640 #define _BXT_PHY_CTL_DDI_C              0x64C20
1641 #define   BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1642 #define   BXT_PHY_LANE_POWERDOWN_ACK    (1 << 9)
1643 #define   BXT_PHY_LANE_ENABLED          (1 << 8)
1644 #define BXT_PHY_CTL(port)               _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1645                                                          _BXT_PHY_CTL_DDI_B)
1646 
1647 #define _PHY_CTL_FAMILY_EDP             0x64C80
1648 #define _PHY_CTL_FAMILY_DDI             0x64C90
1649 #define _PHY_CTL_FAMILY_DDI_C           0x64CA0
1650 #define   COMMON_RESET_DIS              (1 << 31)
1651 #define BXT_PHY_CTL_FAMILY(phy)         _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1652                                                           _PHY_CTL_FAMILY_EDP, \
1653                                                           _PHY_CTL_FAMILY_DDI_C)
1654 
1655 /* BXT PHY PLL registers */
1656 #define _PORT_PLL_A                     0x46074
1657 #define _PORT_PLL_B                     0x46078
1658 #define _PORT_PLL_C                     0x4607c
1659 #define   PORT_PLL_ENABLE               (1 << 31)
1660 #define   PORT_PLL_LOCK                 (1 << 30)
1661 #define   PORT_PLL_REF_SEL              (1 << 27)
1662 #define   PORT_PLL_POWER_ENABLE         (1 << 26)
1663 #define   PORT_PLL_POWER_STATE          (1 << 25)
1664 #define BXT_PORT_PLL_ENABLE(port)       _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1665 
1666 #define _PORT_PLL_EBB_0_A               0x162034
1667 #define _PORT_PLL_EBB_0_B               0x6C034
1668 #define _PORT_PLL_EBB_0_C               0x6C340
1669 #define   PORT_PLL_P1_SHIFT             13
1670 #define   PORT_PLL_P1_MASK              (0x07 << PORT_PLL_P1_SHIFT)
1671 #define   PORT_PLL_P1(x)                ((x)  << PORT_PLL_P1_SHIFT)
1672 #define   PORT_PLL_P2_SHIFT             8
1673 #define   PORT_PLL_P2_MASK              (0x1f << PORT_PLL_P2_SHIFT)
1674 #define   PORT_PLL_P2(x)                ((x)  << PORT_PLL_P2_SHIFT)
1675 #define BXT_PORT_PLL_EBB_0(phy, ch)     _MMIO_BXT_PHY_CH(phy, ch, \
1676                                                          _PORT_PLL_EBB_0_B, \
1677                                                          _PORT_PLL_EBB_0_C)
1678 
1679 #define _PORT_PLL_EBB_4_A               0x162038
1680 #define _PORT_PLL_EBB_4_B               0x6C038
1681 #define _PORT_PLL_EBB_4_C               0x6C344
1682 #define   PORT_PLL_10BIT_CLK_ENABLE     (1 << 13)
1683 #define   PORT_PLL_RECALIBRATE          (1 << 14)
1684 #define BXT_PORT_PLL_EBB_4(phy, ch)     _MMIO_BXT_PHY_CH(phy, ch, \
1685                                                          _PORT_PLL_EBB_4_B, \
1686                                                          _PORT_PLL_EBB_4_C)
1687 
1688 #define _PORT_PLL_0_A                   0x162100
1689 #define _PORT_PLL_0_B                   0x6C100
1690 #define _PORT_PLL_0_C                   0x6C380
1691 /* PORT_PLL_0_A */
1692 #define   PORT_PLL_M2_MASK              0xFF
1693 /* PORT_PLL_1_A */
1694 #define   PORT_PLL_N_SHIFT              8
1695 #define   PORT_PLL_N_MASK               (0x0F << PORT_PLL_N_SHIFT)
1696 #define   PORT_PLL_N(x)                 ((x) << PORT_PLL_N_SHIFT)
1697 /* PORT_PLL_2_A */
1698 #define   PORT_PLL_M2_FRAC_MASK         0x3FFFFF
1699 /* PORT_PLL_3_A */
1700 #define   PORT_PLL_M2_FRAC_ENABLE       (1 << 16)
1701 /* PORT_PLL_6_A */
1702 #define   PORT_PLL_PROP_COEFF_MASK      0xF
1703 #define   PORT_PLL_INT_COEFF_MASK       (0x1F << 8)
1704 #define   PORT_PLL_INT_COEFF(x)         ((x)  << 8)
1705 #define   PORT_PLL_GAIN_CTL_MASK        (0x07 << 16)
1706 #define   PORT_PLL_GAIN_CTL(x)          ((x)  << 16)
1707 /* PORT_PLL_8_A */
1708 #define   PORT_PLL_TARGET_CNT_MASK      0x3FF
1709 /* PORT_PLL_9_A */
1710 #define  PORT_PLL_LOCK_THRESHOLD_SHIFT  1
1711 #define  PORT_PLL_LOCK_THRESHOLD_MASK   (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1712 /* PORT_PLL_10_A */
1713 #define  PORT_PLL_DCO_AMP_OVR_EN_H      (1 << 27)
1714 #define  PORT_PLL_DCO_AMP_DEFAULT       15
1715 #define  PORT_PLL_DCO_AMP_MASK          0x3c00
1716 #define  PORT_PLL_DCO_AMP(x)            ((x) << 10)
1717 #define _PORT_PLL_BASE(phy, ch)         _BXT_PHY_CH(phy, ch, \
1718                                                     _PORT_PLL_0_B, \
1719                                                     _PORT_PLL_0_C)
1720 #define BXT_PORT_PLL(phy, ch, idx)      _MMIO(_PORT_PLL_BASE(phy, ch) + \
1721                                               (idx) * 4)
1722 
1723 /* BXT PHY common lane registers */
1724 #define _PORT_CL1CM_DW0_A               0x162000
1725 #define _PORT_CL1CM_DW0_BC              0x6C000
1726 #define   PHY_POWER_GOOD                (1 << 16)
1727 #define   PHY_RESERVED                  (1 << 7)
1728 #define BXT_PORT_CL1CM_DW0(phy)         _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
1729 
1730 #define _PORT_CL1CM_DW9_A               0x162024
1731 #define _PORT_CL1CM_DW9_BC              0x6C024
1732 #define   IREF0RC_OFFSET_SHIFT          8
1733 #define   IREF0RC_OFFSET_MASK           (0xFF << IREF0RC_OFFSET_SHIFT)
1734 #define BXT_PORT_CL1CM_DW9(phy)         _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
1735 
1736 #define _PORT_CL1CM_DW10_A              0x162028
1737 #define _PORT_CL1CM_DW10_BC             0x6C028
1738 #define   IREF1RC_OFFSET_SHIFT          8
1739 #define   IREF1RC_OFFSET_MASK           (0xFF << IREF1RC_OFFSET_SHIFT)
1740 #define BXT_PORT_CL1CM_DW10(phy)        _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1741 
1742 #define _PORT_CL1CM_DW28_A              0x162070
1743 #define _PORT_CL1CM_DW28_BC             0x6C070
1744 #define   OCL1_POWER_DOWN_EN            (1 << 23)
1745 #define   DW28_OLDO_DYN_PWR_DOWN_EN     (1 << 22)
1746 #define   SUS_CLK_CONFIG                0x3
1747 #define BXT_PORT_CL1CM_DW28(phy)        _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1748 
1749 #define _PORT_CL1CM_DW30_A              0x162078
1750 #define _PORT_CL1CM_DW30_BC             0x6C078
1751 #define   OCL2_LDOFUSE_PWR_DIS          (1 << 6)
1752 #define BXT_PORT_CL1CM_DW30(phy)        _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1753 
1754 /*
1755  * CNL/ICL Port/COMBO-PHY Registers
1756  */
1757 #define _ICL_COMBOPHY_A                 0x162000
1758 #define _ICL_COMBOPHY_B                 0x6C000
1759 #define _EHL_COMBOPHY_C                 0x160000
1760 #define _ICL_COMBOPHY(phy)              _PICK(phy, _ICL_COMBOPHY_A, \
1761                                               _ICL_COMBOPHY_B, \
1762                                               _EHL_COMBOPHY_C)
1763 
1764 /* CNL/ICL Port CL_DW registers */
1765 #define _ICL_PORT_CL_DW(dw, phy)        (_ICL_COMBOPHY(phy) + \
1766                                          4 * (dw))
1767 
1768 #define CNL_PORT_CL1CM_DW5              _MMIO(0x162014)
1769 #define ICL_PORT_CL_DW5(phy)            _MMIO(_ICL_PORT_CL_DW(5, phy))
1770 #define   CL_POWER_DOWN_ENABLE          (1 << 4)
1771 #define   SUS_CLOCK_CONFIG              (3 << 0)
1772 
1773 #define ICL_PORT_CL_DW10(phy)           _MMIO(_ICL_PORT_CL_DW(10, phy))
1774 #define  PG_SEQ_DELAY_OVERRIDE_MASK     (3 << 25)
1775 #define  PG_SEQ_DELAY_OVERRIDE_SHIFT    25
1776 #define  PG_SEQ_DELAY_OVERRIDE_ENABLE   (1 << 24)
1777 #define  PWR_UP_ALL_LANES               (0x0 << 4)
1778 #define  PWR_DOWN_LN_3_2_1              (0xe << 4)
1779 #define  PWR_DOWN_LN_3_2                (0xc << 4)
1780 #define  PWR_DOWN_LN_3                  (0x8 << 4)
1781 #define  PWR_DOWN_LN_2_1_0              (0x7 << 4)
1782 #define  PWR_DOWN_LN_1_0                (0x3 << 4)
1783 #define  PWR_DOWN_LN_3_1                (0xa << 4)
1784 #define  PWR_DOWN_LN_3_1_0              (0xb << 4)
1785 #define  PWR_DOWN_LN_MASK               (0xf << 4)
1786 #define  PWR_DOWN_LN_SHIFT              4
1787 
1788 #define ICL_PORT_CL_DW12(phy)           _MMIO(_ICL_PORT_CL_DW(12, phy))
1789 #define   ICL_LANE_ENABLE_AUX           (1 << 0)
1790 
1791 /* CNL/ICL Port COMP_DW registers */
1792 #define _ICL_PORT_COMP                  0x100
1793 #define _ICL_PORT_COMP_DW(dw, phy)      (_ICL_COMBOPHY(phy) + \
1794                                          _ICL_PORT_COMP + 4 * (dw))
1795 
1796 #define CNL_PORT_COMP_DW0               _MMIO(0x162100)
1797 #define ICL_PORT_COMP_DW0(phy)          _MMIO(_ICL_PORT_COMP_DW(0, phy))
1798 #define   COMP_INIT                     (1 << 31)
1799 
1800 #define CNL_PORT_COMP_DW1               _MMIO(0x162104)
1801 #define ICL_PORT_COMP_DW1(phy)          _MMIO(_ICL_PORT_COMP_DW(1, phy))
1802 
1803 #define CNL_PORT_COMP_DW3               _MMIO(0x16210c)
1804 #define ICL_PORT_COMP_DW3(phy)          _MMIO(_ICL_PORT_COMP_DW(3, phy))
1805 #define   PROCESS_INFO_DOT_0            (0 << 26)
1806 #define   PROCESS_INFO_DOT_1            (1 << 26)
1807 #define   PROCESS_INFO_DOT_4            (2 << 26)
1808 #define   PROCESS_INFO_MASK             (7 << 26)
1809 #define   PROCESS_INFO_SHIFT            26
1810 #define   VOLTAGE_INFO_0_85V            (0 << 24)
1811 #define   VOLTAGE_INFO_0_95V            (1 << 24)
1812 #define   VOLTAGE_INFO_1_05V            (2 << 24)
1813 #define   VOLTAGE_INFO_MASK             (3 << 24)
1814 #define   VOLTAGE_INFO_SHIFT            24
1815 
1816 #define ICL_PORT_COMP_DW8(phy)          _MMIO(_ICL_PORT_COMP_DW(8, phy))
1817 #define   IREFGEN                       (1 << 24)
1818 
1819 #define CNL_PORT_COMP_DW9               _MMIO(0x162124)
1820 #define ICL_PORT_COMP_DW9(phy)          _MMIO(_ICL_PORT_COMP_DW(9, phy))
1821 
1822 #define CNL_PORT_COMP_DW10              _MMIO(0x162128)
1823 #define ICL_PORT_COMP_DW10(phy)         _MMIO(_ICL_PORT_COMP_DW(10, phy))
1824 
1825 /* CNL/ICL Port PCS registers */
1826 #define _CNL_PORT_PCS_DW1_GRP_AE        0x162304
1827 #define _CNL_PORT_PCS_DW1_GRP_B         0x162384
1828 #define _CNL_PORT_PCS_DW1_GRP_C         0x162B04
1829 #define _CNL_PORT_PCS_DW1_GRP_D         0x162B84
1830 #define _CNL_PORT_PCS_DW1_GRP_F         0x162A04
1831 #define _CNL_PORT_PCS_DW1_LN0_AE        0x162404
1832 #define _CNL_PORT_PCS_DW1_LN0_B         0x162604
1833 #define _CNL_PORT_PCS_DW1_LN0_C         0x162C04
1834 #define _CNL_PORT_PCS_DW1_LN0_D         0x162E04
1835 #define _CNL_PORT_PCS_DW1_LN0_F         0x162804
1836 #define CNL_PORT_PCS_DW1_GRP(phy)       _MMIO(_PICK(phy, \
1837                                                     _CNL_PORT_PCS_DW1_GRP_AE, \
1838                                                     _CNL_PORT_PCS_DW1_GRP_B, \
1839                                                     _CNL_PORT_PCS_DW1_GRP_C, \
1840                                                     _CNL_PORT_PCS_DW1_GRP_D, \
1841                                                     _CNL_PORT_PCS_DW1_GRP_AE, \
1842                                                     _CNL_PORT_PCS_DW1_GRP_F))
1843 #define CNL_PORT_PCS_DW1_LN0(phy)       _MMIO(_PICK(phy, \
1844                                                     _CNL_PORT_PCS_DW1_LN0_AE, \
1845                                                     _CNL_PORT_PCS_DW1_LN0_B, \
1846                                                     _CNL_PORT_PCS_DW1_LN0_C, \
1847                                                     _CNL_PORT_PCS_DW1_LN0_D, \
1848                                                     _CNL_PORT_PCS_DW1_LN0_AE, \
1849                                                     _CNL_PORT_PCS_DW1_LN0_F))
1850 
1851 #define _ICL_PORT_PCS_AUX               0x300
1852 #define _ICL_PORT_PCS_GRP               0x600
1853 #define _ICL_PORT_PCS_LN(ln)            (0x800 + (ln) * 0x100)
1854 #define _ICL_PORT_PCS_DW_AUX(dw, phy)   (_ICL_COMBOPHY(phy) + \
1855                                          _ICL_PORT_PCS_AUX + 4 * (dw))
1856 #define _ICL_PORT_PCS_DW_GRP(dw, phy)   (_ICL_COMBOPHY(phy) + \
1857                                          _ICL_PORT_PCS_GRP + 4 * (dw))
1858 #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
1859                                           _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1860 #define ICL_PORT_PCS_DW1_AUX(phy)       _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1861 #define ICL_PORT_PCS_DW1_GRP(phy)       _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1862 #define ICL_PORT_PCS_DW1_LN0(phy)       _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
1863 #define   COMMON_KEEPER_EN              (1 << 26)
1864 #define   LATENCY_OPTIM_MASK            (0x3 << 2)
1865 #define   LATENCY_OPTIM_VAL(x)          ((x) << 2)
1866 
1867 /* CNL/ICL Port TX registers */
1868 #define _CNL_PORT_TX_AE_GRP_OFFSET              0x162340
1869 #define _CNL_PORT_TX_B_GRP_OFFSET               0x1623C0
1870 #define _CNL_PORT_TX_C_GRP_OFFSET               0x162B40
1871 #define _CNL_PORT_TX_D_GRP_OFFSET               0x162BC0
1872 #define _CNL_PORT_TX_F_GRP_OFFSET               0x162A40
1873 #define _CNL_PORT_TX_AE_LN0_OFFSET              0x162440
1874 #define _CNL_PORT_TX_B_LN0_OFFSET               0x162640
1875 #define _CNL_PORT_TX_C_LN0_OFFSET               0x162C40
1876 #define _CNL_PORT_TX_D_LN0_OFFSET               0x162E40
1877 #define _CNL_PORT_TX_F_LN0_OFFSET               0x162840
1878 #define _CNL_PORT_TX_DW_GRP(dw, port)   (_PICK((port), \
1879                                                _CNL_PORT_TX_AE_GRP_OFFSET, \
1880                                                _CNL_PORT_TX_B_GRP_OFFSET, \
1881                                                _CNL_PORT_TX_B_GRP_OFFSET, \
1882                                                _CNL_PORT_TX_D_GRP_OFFSET, \
1883                                                _CNL_PORT_TX_AE_GRP_OFFSET, \
1884                                                _CNL_PORT_TX_F_GRP_OFFSET) + \
1885                                                4 * (dw))
1886 #define _CNL_PORT_TX_DW_LN0(dw, port)   (_PICK((port), \
1887                                                _CNL_PORT_TX_AE_LN0_OFFSET, \
1888                                                _CNL_PORT_TX_B_LN0_OFFSET, \
1889                                                _CNL_PORT_TX_B_LN0_OFFSET, \
1890                                                _CNL_PORT_TX_D_LN0_OFFSET, \
1891                                                _CNL_PORT_TX_AE_LN0_OFFSET, \
1892                                                _CNL_PORT_TX_F_LN0_OFFSET) + \
1893                                                4 * (dw))
1894 
1895 #define _ICL_PORT_TX_AUX                0x380
1896 #define _ICL_PORT_TX_GRP                0x680
1897 #define _ICL_PORT_TX_LN(ln)             (0x880 + (ln) * 0x100)
1898 
1899 #define _ICL_PORT_TX_DW_AUX(dw, phy)    (_ICL_COMBOPHY(phy) + \
1900                                          _ICL_PORT_TX_AUX + 4 * (dw))
1901 #define _ICL_PORT_TX_DW_GRP(dw, phy)    (_ICL_COMBOPHY(phy) + \
1902                                          _ICL_PORT_TX_GRP + 4 * (dw))
1903 #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
1904                                           _ICL_PORT_TX_LN(ln) + 4 * (dw))
1905 
1906 #define CNL_PORT_TX_DW2_GRP(port)       _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1907 #define CNL_PORT_TX_DW2_LN0(port)       _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1908 #define ICL_PORT_TX_DW2_AUX(phy)        _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
1909 #define ICL_PORT_TX_DW2_GRP(phy)        _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
1910 #define ICL_PORT_TX_DW2_LN0(phy)        _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
1911 #define   SWING_SEL_UPPER(x)            (((x) >> 3) << 15)
1912 #define   SWING_SEL_UPPER_MASK          (1 << 15)
1913 #define   SWING_SEL_LOWER(x)            (((x) & 0x7) << 11)
1914 #define   SWING_SEL_LOWER_MASK          (0x7 << 11)
1915 #define   FRC_LATENCY_OPTIM_MASK        (0x7 << 8)
1916 #define   FRC_LATENCY_OPTIM_VAL(x)      ((x) << 8)
1917 #define   RCOMP_SCALAR(x)               ((x) << 0)
1918 #define   RCOMP_SCALAR_MASK             (0xFF << 0)
1919 
1920 #define _CNL_PORT_TX_DW4_LN0_AE         0x162450
1921 #define _CNL_PORT_TX_DW4_LN1_AE         0x1624D0
1922 #define CNL_PORT_TX_DW4_GRP(port)       _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1923 #define CNL_PORT_TX_DW4_LN0(port)       _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
1924 #define CNL_PORT_TX_DW4_LN(ln, port)   _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
1925                                            ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
1926                                                     _CNL_PORT_TX_DW4_LN0_AE)))
1927 #define ICL_PORT_TX_DW4_AUX(phy)        _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
1928 #define ICL_PORT_TX_DW4_GRP(phy)        _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
1929 #define ICL_PORT_TX_DW4_LN0(phy)        _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
1930 #define ICL_PORT_TX_DW4_LN(ln, phy)     _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
1931 #define   LOADGEN_SELECT                (1 << 31)
1932 #define   POST_CURSOR_1(x)              ((x) << 12)
1933 #define   POST_CURSOR_1_MASK            (0x3F << 12)
1934 #define   POST_CURSOR_2(x)              ((x) << 6)
1935 #define   POST_CURSOR_2_MASK            (0x3F << 6)
1936 #define   CURSOR_COEFF(x)               ((x) << 0)
1937 #define   CURSOR_COEFF_MASK             (0x3F << 0)
1938 
1939 #define CNL_PORT_TX_DW5_GRP(port)       _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1940 #define CNL_PORT_TX_DW5_LN0(port)       _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1941 #define ICL_PORT_TX_DW5_AUX(phy)        _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
1942 #define ICL_PORT_TX_DW5_GRP(phy)        _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
1943 #define ICL_PORT_TX_DW5_LN0(phy)        _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
1944 #define   TX_TRAINING_EN                (1 << 31)
1945 #define   TAP2_DISABLE                  (1 << 30)
1946 #define   TAP3_DISABLE                  (1 << 29)
1947 #define   SCALING_MODE_SEL(x)           ((x) << 18)
1948 #define   SCALING_MODE_SEL_MASK         (0x7 << 18)
1949 #define   RTERM_SELECT(x)               ((x) << 3)
1950 #define   RTERM_SELECT_MASK             (0x7 << 3)
1951 
1952 #define CNL_PORT_TX_DW7_GRP(port)       _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1953 #define CNL_PORT_TX_DW7_LN0(port)       _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
1954 #define ICL_PORT_TX_DW7_AUX(phy)        _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
1955 #define ICL_PORT_TX_DW7_GRP(phy)        _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
1956 #define ICL_PORT_TX_DW7_LN0(phy)        _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
1957 #define ICL_PORT_TX_DW7_LN(ln, phy)     _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
1958 #define   N_SCALAR(x)                   ((x) << 24)
1959 #define   N_SCALAR_MASK                 (0x7F << 24)
1960 
1961 #define _ICL_DPHY_CHKN_REG                      0x194
1962 #define ICL_DPHY_CHKN(port)                     _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
1963 #define   ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP      REG_BIT(7)
1964 
1965 #define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \
1966         _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1967 
1968 #define MG_TX_LINK_PARAMS_TX1LN0_PORT1          0x16812C
1969 #define MG_TX_LINK_PARAMS_TX1LN1_PORT1          0x16852C
1970 #define MG_TX_LINK_PARAMS_TX1LN0_PORT2          0x16912C
1971 #define MG_TX_LINK_PARAMS_TX1LN1_PORT2          0x16952C
1972 #define MG_TX_LINK_PARAMS_TX1LN0_PORT3          0x16A12C
1973 #define MG_TX_LINK_PARAMS_TX1LN1_PORT3          0x16A52C
1974 #define MG_TX_LINK_PARAMS_TX1LN0_PORT4          0x16B12C
1975 #define MG_TX_LINK_PARAMS_TX1LN1_PORT4          0x16B52C
1976 #define MG_TX1_LINK_PARAMS(ln, port) \
1977         MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1978                                  MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1979                                  MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1980 
1981 #define MG_TX_LINK_PARAMS_TX2LN0_PORT1          0x1680AC
1982 #define MG_TX_LINK_PARAMS_TX2LN1_PORT1          0x1684AC
1983 #define MG_TX_LINK_PARAMS_TX2LN0_PORT2          0x1690AC
1984 #define MG_TX_LINK_PARAMS_TX2LN1_PORT2          0x1694AC
1985 #define MG_TX_LINK_PARAMS_TX2LN0_PORT3          0x16A0AC
1986 #define MG_TX_LINK_PARAMS_TX2LN1_PORT3          0x16A4AC
1987 #define MG_TX_LINK_PARAMS_TX2LN0_PORT4          0x16B0AC
1988 #define MG_TX_LINK_PARAMS_TX2LN1_PORT4          0x16B4AC
1989 #define MG_TX2_LINK_PARAMS(ln, port) \
1990         MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1991                                  MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1992                                  MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1993 #define   CRI_USE_FS32                  (1 << 5)
1994 
1995 #define MG_TX_PISO_READLOAD_TX1LN0_PORT1                0x16814C
1996 #define MG_TX_PISO_READLOAD_TX1LN1_PORT1                0x16854C
1997 #define MG_TX_PISO_READLOAD_TX1LN0_PORT2                0x16914C
1998 #define MG_TX_PISO_READLOAD_TX1LN1_PORT2                0x16954C
1999 #define MG_TX_PISO_READLOAD_TX1LN0_PORT3                0x16A14C
2000 #define MG_TX_PISO_READLOAD_TX1LN1_PORT3                0x16A54C
2001 #define MG_TX_PISO_READLOAD_TX1LN0_PORT4                0x16B14C
2002 #define MG_TX_PISO_READLOAD_TX1LN1_PORT4                0x16B54C
2003 #define MG_TX1_PISO_READLOAD(ln, port) \
2004         MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2005                                  MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2006                                  MG_TX_PISO_READLOAD_TX1LN1_PORT1)
2007 
2008 #define MG_TX_PISO_READLOAD_TX2LN0_PORT1                0x1680CC
2009 #define MG_TX_PISO_READLOAD_TX2LN1_PORT1                0x1684CC
2010 #define MG_TX_PISO_READLOAD_TX2LN0_PORT2                0x1690CC
2011 #define MG_TX_PISO_READLOAD_TX2LN1_PORT2                0x1694CC
2012 #define MG_TX_PISO_READLOAD_TX2LN0_PORT3                0x16A0CC
2013 #define MG_TX_PISO_READLOAD_TX2LN1_PORT3                0x16A4CC
2014 #define MG_TX_PISO_READLOAD_TX2LN0_PORT4                0x16B0CC
2015 #define MG_TX_PISO_READLOAD_TX2LN1_PORT4                0x16B4CC
2016 #define MG_TX2_PISO_READLOAD(ln, port) \
2017         MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2018                                  MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2019                                  MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2020 #define   CRI_CALCINIT                                  (1 << 1)
2021 
2022 #define MG_TX_SWINGCTRL_TX1LN0_PORT1            0x168148
2023 #define MG_TX_SWINGCTRL_TX1LN1_PORT1            0x168548
2024 #define MG_TX_SWINGCTRL_TX1LN0_PORT2            0x169148
2025 #define MG_TX_SWINGCTRL_TX1LN1_PORT2            0x169548
2026 #define MG_TX_SWINGCTRL_TX1LN0_PORT3            0x16A148
2027 #define MG_TX_SWINGCTRL_TX1LN1_PORT3            0x16A548
2028 #define MG_TX_SWINGCTRL_TX1LN0_PORT4            0x16B148
2029 #define MG_TX_SWINGCTRL_TX1LN1_PORT4            0x16B548
2030 #define MG_TX1_SWINGCTRL(ln, port) \
2031         MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2032                                  MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2033                                  MG_TX_SWINGCTRL_TX1LN1_PORT1)
2034 
2035 #define MG_TX_SWINGCTRL_TX2LN0_PORT1            0x1680C8
2036 #define MG_TX_SWINGCTRL_TX2LN1_PORT1            0x1684C8
2037 #define MG_TX_SWINGCTRL_TX2LN0_PORT2            0x1690C8
2038 #define MG_TX_SWINGCTRL_TX2LN1_PORT2            0x1694C8
2039 #define MG_TX_SWINGCTRL_TX2LN0_PORT3            0x16A0C8
2040 #define MG_TX_SWINGCTRL_TX2LN1_PORT3            0x16A4C8
2041 #define MG_TX_SWINGCTRL_TX2LN0_PORT4            0x16B0C8
2042 #define MG_TX_SWINGCTRL_TX2LN1_PORT4            0x16B4C8
2043 #define MG_TX2_SWINGCTRL(ln, port) \
2044         MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2045                                  MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2046                                  MG_TX_SWINGCTRL_TX2LN1_PORT1)
2047 #define   CRI_TXDEEMPH_OVERRIDE_17_12(x)                ((x) << 0)
2048 #define   CRI_TXDEEMPH_OVERRIDE_17_12_MASK              (0x3F << 0)
2049 
2050 #define MG_TX_DRVCTRL_TX1LN0_TXPORT1                    0x168144
2051 #define MG_TX_DRVCTRL_TX1LN1_TXPORT1                    0x168544
2052 #define MG_TX_DRVCTRL_TX1LN0_TXPORT2                    0x169144
2053 #define MG_TX_DRVCTRL_TX1LN1_TXPORT2                    0x169544
2054 #define MG_TX_DRVCTRL_TX1LN0_TXPORT3                    0x16A144
2055 #define MG_TX_DRVCTRL_TX1LN1_TXPORT3                    0x16A544
2056 #define MG_TX_DRVCTRL_TX1LN0_TXPORT4                    0x16B144
2057 #define MG_TX_DRVCTRL_TX1LN1_TXPORT4                    0x16B544
2058 #define MG_TX1_DRVCTRL(ln, port) \
2059         MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2060                                  MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2061                                  MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2062 
2063 #define MG_TX_DRVCTRL_TX2LN0_PORT1                      0x1680C4
2064 #define MG_TX_DRVCTRL_TX2LN1_PORT1                      0x1684C4
2065 #define MG_TX_DRVCTRL_TX2LN0_PORT2                      0x1690C4
2066 #define MG_TX_DRVCTRL_TX2LN1_PORT2                      0x1694C4
2067 #define MG_TX_DRVCTRL_TX2LN0_PORT3                      0x16A0C4
2068 #define MG_TX_DRVCTRL_TX2LN1_PORT3                      0x16A4C4
2069 #define MG_TX_DRVCTRL_TX2LN0_PORT4                      0x16B0C4
2070 #define MG_TX_DRVCTRL_TX2LN1_PORT4                      0x16B4C4
2071 #define MG_TX2_DRVCTRL(ln, port) \
2072         MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2073                                  MG_TX_DRVCTRL_TX2LN0_PORT2, \
2074                                  MG_TX_DRVCTRL_TX2LN1_PORT1)
2075 #define   CRI_TXDEEMPH_OVERRIDE_11_6(x)                 ((x) << 24)
2076 #define   CRI_TXDEEMPH_OVERRIDE_11_6_MASK               (0x3F << 24)
2077 #define   CRI_TXDEEMPH_OVERRIDE_EN                      (1 << 22)
2078 #define   CRI_TXDEEMPH_OVERRIDE_5_0(x)                  ((x) << 16)
2079 #define   CRI_TXDEEMPH_OVERRIDE_5_0_MASK                (0x3F << 16)
2080 #define   CRI_LOADGEN_SEL(x)                            ((x) << 12)
2081 #define   CRI_LOADGEN_SEL_MASK                          (0x3 << 12)
2082 
2083 #define MG_CLKHUB_LN0_PORT1                     0x16839C
2084 #define MG_CLKHUB_LN1_PORT1                     0x16879C
2085 #define MG_CLKHUB_LN0_PORT2                     0x16939C
2086 #define MG_CLKHUB_LN1_PORT2                     0x16979C
2087 #define MG_CLKHUB_LN0_PORT3                     0x16A39C
2088 #define MG_CLKHUB_LN1_PORT3                     0x16A79C
2089 #define MG_CLKHUB_LN0_PORT4                     0x16B39C
2090 #define MG_CLKHUB_LN1_PORT4                     0x16B79C
2091 #define MG_CLKHUB(ln, port) \
2092         MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \
2093                                  MG_CLKHUB_LN0_PORT2, \
2094                                  MG_CLKHUB_LN1_PORT1)
2095 #define   CFG_LOW_RATE_LKREN_EN                         (1 << 11)
2096 
2097 #define MG_TX_DCC_TX1LN0_PORT1                  0x168110
2098 #define MG_TX_DCC_TX1LN1_PORT1                  0x168510
2099 #define MG_TX_DCC_TX1LN0_PORT2                  0x169110
2100 #define MG_TX_DCC_TX1LN1_PORT2                  0x169510
2101 #define MG_TX_DCC_TX1LN0_PORT3                  0x16A110
2102 #define MG_TX_DCC_TX1LN1_PORT3                  0x16A510
2103 #define MG_TX_DCC_TX1LN0_PORT4                  0x16B110
2104 #define MG_TX_DCC_TX1LN1_PORT4                  0x16B510
2105 #define MG_TX1_DCC(ln, port) \
2106         MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \
2107                                  MG_TX_DCC_TX1LN0_PORT2, \
2108                                  MG_TX_DCC_TX1LN1_PORT1)
2109 #define MG_TX_DCC_TX2LN0_PORT1                  0x168090
2110 #define MG_TX_DCC_TX2LN1_PORT1                  0x168490
2111 #define MG_TX_DCC_TX2LN0_PORT2                  0x169090
2112 #define MG_TX_DCC_TX2LN1_PORT2                  0x169490
2113 #define MG_TX_DCC_TX2LN0_PORT3                  0x16A090
2114 #define MG_TX_DCC_TX2LN1_PORT3                  0x16A490
2115 #define MG_TX_DCC_TX2LN0_PORT4                  0x16B090
2116 #define MG_TX_DCC_TX2LN1_PORT4                  0x16B490
2117 #define MG_TX2_DCC(ln, port) \
2118         MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \
2119                                  MG_TX_DCC_TX2LN0_PORT2, \
2120                                  MG_TX_DCC_TX2LN1_PORT1)
2121 #define   CFG_AMI_CK_DIV_OVERRIDE_VAL(x)        ((x) << 25)
2122 #define   CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK      (0x3 << 25)
2123 #define   CFG_AMI_CK_DIV_OVERRIDE_EN            (1 << 24)
2124 
2125 #define MG_DP_MODE_LN0_ACU_PORT1                        0x1683A0
2126 #define MG_DP_MODE_LN1_ACU_PORT1                        0x1687A0
2127 #define MG_DP_MODE_LN0_ACU_PORT2                        0x1693A0
2128 #define MG_DP_MODE_LN1_ACU_PORT2                        0x1697A0
2129 #define MG_DP_MODE_LN0_ACU_PORT3                        0x16A3A0
2130 #define MG_DP_MODE_LN1_ACU_PORT3                        0x16A7A0
2131 #define MG_DP_MODE_LN0_ACU_PORT4                        0x16B3A0
2132 #define MG_DP_MODE_LN1_ACU_PORT4                        0x16B7A0
2133 #define MG_DP_MODE(ln, port)    \
2134         MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \
2135                                  MG_DP_MODE_LN0_ACU_PORT2, \
2136                                  MG_DP_MODE_LN1_ACU_PORT1)
2137 #define   MG_DP_MODE_CFG_DP_X2_MODE                     (1 << 7)
2138 #define   MG_DP_MODE_CFG_DP_X1_MODE                     (1 << 6)
2139 #define   MG_DP_MODE_CFG_TR2PWR_GATING                  (1 << 5)
2140 #define   MG_DP_MODE_CFG_TRPWR_GATING                   (1 << 4)
2141 #define   MG_DP_MODE_CFG_CLNPWR_GATING                  (1 << 3)
2142 #define   MG_DP_MODE_CFG_DIGPWR_GATING                  (1 << 2)
2143 #define   MG_DP_MODE_CFG_GAONPWR_GATING                 (1 << 1)
2144 
2145 #define MG_MISC_SUS0_PORT1                              0x168814
2146 #define MG_MISC_SUS0_PORT2                              0x169814
2147 #define MG_MISC_SUS0_PORT3                              0x16A814
2148 #define MG_MISC_SUS0_PORT4                              0x16B814
2149 #define MG_MISC_SUS0(tc_port) \
2150         _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2151 #define   MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK      (3 << 14)
2152 #define   MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x)        ((x) << 14)
2153 #define   MG_MISC_SUS0_CFG_TR2PWR_GATING                (1 << 12)
2154 #define   MG_MISC_SUS0_CFG_CL2PWR_GATING                (1 << 11)
2155 #define   MG_MISC_SUS0_CFG_GAONPWR_GATING               (1 << 10)
2156 #define   MG_MISC_SUS0_CFG_TRPWR_GATING                 (1 << 7)
2157 #define   MG_MISC_SUS0_CFG_CL1PWR_GATING                (1 << 6)
2158 #define   MG_MISC_SUS0_CFG_DGPWR_GATING                 (1 << 5)
2159 
2160 /* The spec defines this only for BXT PHY0, but lets assume that this
2161  * would exist for PHY1 too if it had a second channel.
2162  */
2163 #define _PORT_CL2CM_DW6_A               0x162358
2164 #define _PORT_CL2CM_DW6_BC              0x6C358
2165 #define BXT_PORT_CL2CM_DW6(phy)         _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
2166 #define   DW6_OLDO_DYN_PWR_DOWN_EN      (1 << 28)
2167 
2168 #define FIA1_BASE                       0x163000
2169 #define FIA2_BASE                       0x16E000
2170 #define FIA3_BASE                       0x16F000
2171 #define _FIA(fia)                       _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2172 #define _MMIO_FIA(fia, off)             _MMIO(_FIA(fia) + (off))
2173 
2174 /* ICL PHY DFLEX registers */
2175 #define PORT_TX_DFLEXDPMLE1(fia)        _MMIO_FIA((fia),  0x008C0)
2176 #define   DFLEXDPMLE1_DPMLETC_MASK(tc_port)     (0xf << (4 * (tc_port)))
2177 #define   DFLEXDPMLE1_DPMLETC_ML0(tc_port)      (1 << (4 * (tc_port)))
2178 #define   DFLEXDPMLE1_DPMLETC_ML1_0(tc_port)    (3 << (4 * (tc_port)))
2179 #define   DFLEXDPMLE1_DPMLETC_ML3(tc_port)      (8 << (4 * (tc_port)))
2180 #define   DFLEXDPMLE1_DPMLETC_ML3_2(tc_port)    (12 << (4 * (tc_port)))
2181 #define   DFLEXDPMLE1_DPMLETC_ML3_0(tc_port)    (15 << (4 * (tc_port)))
2182 
2183 /* BXT PHY Ref registers */
2184 #define _PORT_REF_DW3_A                 0x16218C
2185 #define _PORT_REF_DW3_BC                0x6C18C
2186 #define   GRC_DONE                      (1 << 22)
2187 #define BXT_PORT_REF_DW3(phy)           _BXT_PHY((phy), _PORT_REF_DW3_BC)
2188 
2189 #define _PORT_REF_DW6_A                 0x162198
2190 #define _PORT_REF_DW6_BC                0x6C198
2191 #define   GRC_CODE_SHIFT                24
2192 #define   GRC_CODE_MASK                 (0xFF << GRC_CODE_SHIFT)
2193 #define   GRC_CODE_FAST_SHIFT           16
2194 #define   GRC_CODE_FAST_MASK            (0xFF << GRC_CODE_FAST_SHIFT)
2195 #define   GRC_CODE_SLOW_SHIFT           8
2196 #define   GRC_CODE_SLOW_MASK            (0xFF << GRC_CODE_SLOW_SHIFT)
2197 #define   GRC_CODE_NOM_MASK             0xFF
2198 #define BXT_PORT_REF_DW6(phy)           _BXT_PHY((phy), _PORT_REF_DW6_BC)
2199 
2200 #define _PORT_REF_DW8_A                 0x1621A0
2201 #define _PORT_REF_DW8_BC                0x6C1A0
2202 #define   GRC_DIS                       (1 << 15)
2203 #define   GRC_RDY_OVRD                  (1 << 1)
2204 #define BXT_PORT_REF_DW8(phy)           _BXT_PHY((phy), _PORT_REF_DW8_BC)
2205 
2206 /* BXT PHY PCS registers */
2207 #define _PORT_PCS_DW10_LN01_A           0x162428
2208 #define _PORT_PCS_DW10_LN01_B           0x6C428
2209 #define _PORT_PCS_DW10_LN01_C           0x6C828
2210 #define _PORT_PCS_DW10_GRP_A            0x162C28
2211 #define _PORT_PCS_DW10_GRP_B            0x6CC28
2212 #define _PORT_PCS_DW10_GRP_C            0x6CE28
2213 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2214                                                          _PORT_PCS_DW10_LN01_B, \
2215                                                          _PORT_PCS_DW10_LN01_C)
2216 #define BXT_PORT_PCS_DW10_GRP(phy, ch)  _MMIO_BXT_PHY_CH(phy, ch, \
2217                                                          _PORT_PCS_DW10_GRP_B, \
2218                                                          _PORT_PCS_DW10_GRP_C)
2219 
2220 #define   TX2_SWING_CALC_INIT           (1 << 31)
2221 #define   TX1_SWING_CALC_INIT           (1 << 30)
2222 
2223 #define _PORT_PCS_DW12_LN01_A           0x162430
2224 #define _PORT_PCS_DW12_LN01_B           0x6C430
2225 #define _PORT_PCS_DW12_LN01_C           0x6C830
2226 #define _PORT_PCS_DW12_LN23_A           0x162630
2227 #define _PORT_PCS_DW12_LN23_B           0x6C630
2228 #define _PORT_PCS_DW12_LN23_C           0x6CA30
2229 #define _PORT_PCS_DW12_GRP_A            0x162c30
2230 #define _PORT_PCS_DW12_GRP_B            0x6CC30
2231 #define _PORT_PCS_DW12_GRP_C            0x6CE30
2232 #define   LANESTAGGER_STRAP_OVRD        (1 << 6)
2233 #define   LANE_STAGGER_MASK             0x1F
2234 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2235                                                          _PORT_PCS_DW12_LN01_B, \
2236                                                          _PORT_PCS_DW12_LN01_C)
2237 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2238                                                          _PORT_PCS_DW12_LN23_B, \
2239                                                          _PORT_PCS_DW12_LN23_C)
2240 #define BXT_PORT_PCS_DW12_GRP(phy, ch)  _MMIO_BXT_PHY_CH(phy, ch, \
2241                                                          _PORT_PCS_DW12_GRP_B, \
2242                                                          _PORT_PCS_DW12_GRP_C)
2243 
2244 /* BXT PHY TX registers */
2245 #define _BXT_LANE_OFFSET(lane)           (((lane) >> 1) * 0x200 +       \
2246                                           ((lane) & 1) * 0x80)
2247 
2248 #define _PORT_TX_DW2_LN0_A              0x162508
2249 #define _PORT_TX_DW2_LN0_B              0x6C508
2250 #define _PORT_TX_DW2_LN0_C              0x6C908
2251 #define _PORT_TX_DW2_GRP_A              0x162D08
2252 #define _PORT_TX_DW2_GRP_B              0x6CD08
2253 #define _PORT_TX_DW2_GRP_C              0x6CF08
2254 #define BXT_PORT_TX_DW2_LN0(phy, ch)    _MMIO_BXT_PHY_CH(phy, ch, \
2255                                                          _PORT_TX_DW2_LN0_B, \
2256                                                          _PORT_TX_DW2_LN0_C)
2257 #define BXT_PORT_TX_DW2_GRP(phy, ch)    _MMIO_BXT_PHY_CH(phy, ch, \
2258                                                          _PORT_TX_DW2_GRP_B, \
2259                                                          _PORT_TX_DW2_GRP_C)
2260 #define   MARGIN_000_SHIFT              16
2261 #define   MARGIN_000                    (0xFF << MARGIN_000_SHIFT)
2262 #define   UNIQ_TRANS_SCALE_SHIFT        8
2263 #define   UNIQ_TRANS_SCALE              (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2264 
2265 #define _PORT_TX_DW3_LN0_A              0x16250C
2266 #define _PORT_TX_DW3_LN0_B              0x6C50C
2267 #define _PORT_TX_DW3_LN0_C              0x6C90C
2268 #define _PORT_TX_DW3_GRP_A              0x162D0C
2269 #define _PORT_TX_DW3_GRP_B              0x6CD0C
2270 #define _PORT_TX_DW3_GRP_C              0x6CF0C
2271 #define BXT_PORT_TX_DW3_LN0(phy, ch)    _MMIO_BXT_PHY_CH(phy, ch, \
2272                                                          _PORT_TX_DW3_LN0_B, \
2273                                                          _PORT_TX_DW3_LN0_C)
2274 #define BXT_PORT_TX_DW3_GRP(phy, ch)    _MMIO_BXT_PHY_CH(phy, ch, \
2275                                                          _PORT_TX_DW3_GRP_B, \
2276                                                          _PORT_TX_DW3_GRP_C)
2277 #define   SCALE_DCOMP_METHOD            (1 << 26)
2278 #define   UNIQUE_TRANGE_EN_METHOD       (1 << 27)
2279 
2280 #define _PORT_TX_DW4_LN0_A              0x162510
2281 #define _PORT_TX_DW4_LN0_B              0x6C510
2282 #define _PORT_TX_DW4_LN0_C              0x6C910
2283 #define _PORT_TX_DW4_GRP_A              0x162D10
2284 #define _PORT_TX_DW4_GRP_B              0x6CD10
2285 #define _PORT_TX_DW4_GRP_C              0x6CF10
2286 #define BXT_PORT_TX_DW4_LN0(phy, ch)    _MMIO_BXT_PHY_CH(phy, ch, \
2287                                                          _PORT_TX_DW4_LN0_B, \
2288                                                          _PORT_TX_DW4_LN0_C)
2289 #define BXT_PORT_TX_DW4_GRP(phy, ch)    _MMIO_BXT_PHY_CH(phy, ch, \
2290                                                          _PORT_TX_DW4_GRP_B, \
2291                                                          _PORT_TX_DW4_GRP_C)
2292 #define   DEEMPH_SHIFT                  24
2293 #define   DE_EMPHASIS                   (0xFF << DEEMPH_SHIFT)
2294 
2295 #define _PORT_TX_DW5_LN0_A              0x162514
2296 #define _PORT_TX_DW5_LN0_B              0x6C514
2297 #define _PORT_TX_DW5_LN0_C              0x6C914
2298 #define _PORT_TX_DW5_GRP_A              0x162D14
2299 #define _PORT_TX_DW5_GRP_B              0x6CD14
2300 #define _PORT_TX_DW5_GRP_C              0x6CF14
2301 #define BXT_PORT_TX_DW5_LN0(phy, ch)    _MMIO_BXT_PHY_CH(phy, ch, \
2302                                                          _PORT_TX_DW5_LN0_B, \
2303                                                          _PORT_TX_DW5_LN0_C)
2304 #define BXT_PORT_TX_DW5_GRP(phy, ch)    _MMIO_BXT_PHY_CH(phy, ch, \
2305                                                          _PORT_TX_DW5_GRP_B, \
2306                                                          _PORT_TX_DW5_GRP_C)
2307 #define   DCC_DELAY_RANGE_1             (1 << 9)
2308 #define   DCC_DELAY_RANGE_2             (1 << 8)
2309 
2310 #define _PORT_TX_DW14_LN0_A             0x162538
2311 #define _PORT_TX_DW14_LN0_B             0x6C538
2312 #define _PORT_TX_DW14_LN0_C             0x6C938
2313 #define   LATENCY_OPTIM_SHIFT           30
2314 #define   LATENCY_OPTIM                 (1 << LATENCY_OPTIM_SHIFT)
2315 #define BXT_PORT_TX_DW14_LN(phy, ch, lane)                              \
2316         _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B,                 \
2317                                    _PORT_TX_DW14_LN0_C) +               \
2318               _BXT_LANE_OFFSET(lane))
2319 
2320 /* UAIMI scratch pad register 1 */
2321 #define UAIMI_SPR1                      _MMIO(0x4F074)
2322 /* SKL VccIO mask */
2323 #define SKL_VCCIO_MASK                  0x1
2324 /* SKL balance leg register */
2325 #define DISPIO_CR_TX_BMU_CR0            _MMIO(0x6C00C)
2326 /* I_boost values */
2327 #define BALANCE_LEG_SHIFT(port)         (8 + 3 * (port))
2328 #define BALANCE_LEG_MASK(port)          (7 << (8 + 3 * (port)))
2329 /* Balance leg disable bits */
2330 #define BALANCE_LEG_DISABLE_SHIFT       23
2331 #define BALANCE_LEG_DISABLE(port)       (1 << (23 + (port)))
2332 
2333 /*
2334  * Fence registers
2335  * [0-7]  @ 0x2000 gen2,gen3
2336  * [8-15] @ 0x3000 945,g33,pnv
2337  *
2338  * [0-15] @ 0x3000 gen4,gen5
2339  *
2340  * [0-15] @ 0x100000 gen6,vlv,chv
2341  * [0-31] @ 0x100000 gen7+
2342  */
2343 #define FENCE_REG(i)                    _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
2344 #define   I830_FENCE_START_MASK         0x07f80000
2345 #define   I830_FENCE_TILING_Y_SHIFT     12
2346 #define   I830_FENCE_SIZE_BITS(size)    ((ffs((size) >> 19) - 1) << 8)
2347 #define   I830_FENCE_PITCH_SHIFT        4
2348 #define   I830_FENCE_REG_VALID          (1 << 0)
2349 #define   I915_FENCE_MAX_PITCH_VAL      4
2350 #define   I830_FENCE_MAX_PITCH_VAL      6
2351 #define   I830_FENCE_MAX_SIZE_VAL       (1 << 8)
2352 
2353 #define   I915_FENCE_START_MASK         0x0ff00000
2354 #define   I915_FENCE_SIZE_BITS(size)    ((ffs((size) >> 20) - 1) << 8)
2355 
2356 #define FENCE_REG_965_LO(i)             _MMIO(0x03000 + (i) * 8)
2357 #define FENCE_REG_965_HI(i)             _MMIO(0x03000 + (i) * 8 + 4)
2358 #define   I965_FENCE_PITCH_SHIFT        2
2359 #define   I965_FENCE_TILING_Y_SHIFT     1
2360 #define   I965_FENCE_REG_VALID          (1 << 0)
2361 #define   I965_FENCE_MAX_PITCH_VAL      0x0400
2362 
2363 #define FENCE_REG_GEN6_LO(i)            _MMIO(0x100000 + (i) * 8)
2364 #define FENCE_REG_GEN6_HI(i)            _MMIO(0x100000 + (i) * 8 + 4)
2365 #define   GEN6_FENCE_PITCH_SHIFT        32
2366 #define   GEN7_FENCE_MAX_PITCH_VAL      0x0800
2367 
2368 
2369 /* control register for cpu gtt access */
2370 #define TILECTL                         _MMIO(0x101000)
2371 #define   TILECTL_SWZCTL                        (1 << 0)
2372 #define   TILECTL_TLBPF                 (1 << 1)
2373 #define   TILECTL_TLB_PREFETCH_DIS      (1 << 2)
2374 #define   TILECTL_BACKSNOOP_DIS         (1 << 3)
2375 
2376 /*
2377  * Instruction and interrupt control regs
2378  */
2379 #define PGTBL_CTL       _MMIO(0x02020)
2380 #define   PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2381 #define   PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
2382 #define PGTBL_ER        _MMIO(0x02024)
2383 #define PRB0_BASE       (0x2030 - 0x30)
2384 #define PRB1_BASE       (0x2040 - 0x30) /* 830,gen3 */
2385 #define PRB2_BASE       (0x2050 - 0x30) /* gen3 */
2386 #define SRB0_BASE       (0x2100 - 0x30) /* gen2 */
2387 #define SRB1_BASE       (0x2110 - 0x30) /* gen2 */
2388 #define SRB2_BASE       (0x2120 - 0x30) /* 830 */
2389 #define SRB3_BASE       (0x2130 - 0x30) /* 830 */
2390 #define RENDER_RING_BASE        0x02000
2391 #define BSD_RING_BASE           0x04000
2392 #define GEN6_BSD_RING_BASE      0x12000
2393 #define GEN8_BSD2_RING_BASE     0x1c000
2394 #define GEN11_BSD_RING_BASE     0x1c0000
2395 #define GEN11_BSD2_RING_BASE    0x1c4000
2396 #define GEN11_BSD3_RING_BASE    0x1d0000
2397 #define GEN11_BSD4_RING_BASE    0x1d4000
2398 #define VEBOX_RING_BASE         0x1a000
2399 #define GEN11_VEBOX_RING_BASE           0x1c8000
2400 #define GEN11_VEBOX2_RING_BASE          0x1d8000
2401 #define BLT_RING_BASE           0x22000
2402 #define RING_TAIL(base)         _MMIO((base) + 0x30)
2403 #define RING_HEAD(base)         _MMIO((base) + 0x34)
2404 #define RING_START(base)        _MMIO((base) + 0x38)
2405 #define RING_CTL(base)          _MMIO((base) + 0x3c)
2406 #define   RING_CTL_SIZE(size)   ((size) - PAGE_SIZE) /* in bytes -> pages */
2407 #define RING_SYNC_0(base)       _MMIO((base) + 0x40)
2408 #define RING_SYNC_1(base)       _MMIO((base) + 0x44)
2409 #define RING_SYNC_2(base)       _MMIO((base) + 0x48)
2410 #define GEN6_RVSYNC     (RING_SYNC_0(RENDER_RING_BASE))
2411 #define GEN6_RBSYNC     (RING_SYNC_1(RENDER_RING_BASE))
2412 #define GEN6_RVESYNC    (RING_SYNC_2(RENDER_RING_BASE))
2413 #define GEN6_VBSYNC     (RING_SYNC_0(GEN6_BSD_RING_BASE))
2414 #define GEN6_VRSYNC     (RING_SYNC_1(GEN6_BSD_RING_BASE))
2415 #define GEN6_VVESYNC    (RING_SYNC_2(GEN6_BSD_RING_BASE))
2416 #define GEN6_BRSYNC     (RING_SYNC_0(BLT_RING_BASE))
2417 #define GEN6_BVSYNC     (RING_SYNC_1(BLT_RING_BASE))
2418 #define GEN6_BVESYNC    (RING_SYNC_2(BLT_RING_BASE))
2419 #define GEN6_VEBSYNC    (RING_SYNC_0(VEBOX_RING_BASE))
2420 #define GEN6_VERSYNC    (RING_SYNC_1(VEBOX_RING_BASE))
2421 #define GEN6_VEVSYNC    (RING_SYNC_2(VEBOX_RING_BASE))
2422 #define GEN6_NOSYNC     INVALID_MMIO_REG
2423 #define RING_PSMI_CTL(base)     _MMIO((base) + 0x50)
2424 #define RING_MAX_IDLE(base)     _MMIO((base) + 0x54)
2425 #define RING_HWS_PGA(base)      _MMIO((base) + 0x80)
2426 #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2427 #define RING_RESET_CTL(base)    _MMIO((base) + 0xd0)
2428 #define   RESET_CTL_CAT_ERROR      REG_BIT(2)
2429 #define   RESET_CTL_READY_TO_RESET REG_BIT(1)
2430 #define   RESET_CTL_REQUEST_RESET  REG_BIT(0)
2431 
2432 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
2433 
2434 #define HSW_GTT_CACHE_EN        _MMIO(0x4024)
2435 #define   GTT_CACHE_EN_ALL      0xF0007FFF
2436 #define GEN7_WR_WATERMARK       _MMIO(0x4028)
2437 #define GEN7_GFX_PRIO_CTRL      _MMIO(0x402C)
2438 #define ARB_MODE                _MMIO(0x4030)
2439 #define   ARB_MODE_SWIZZLE_SNB  (1 << 4)
2440 #define   ARB_MODE_SWIZZLE_IVB  (1 << 5)
2441 #define GEN7_GFX_PEND_TLB0      _MMIO(0x4034)
2442 #define GEN7_GFX_PEND_TLB1      _MMIO(0x4038)
2443 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
2444 #define GEN7_LRA_LIMITS(i)      _MMIO(0x403C + (i) * 4)
2445 #define GEN7_LRA_LIMITS_REG_NUM 13
2446 #define GEN7_MEDIA_MAX_REQ_COUNT        _MMIO(0x4070)
2447 #define GEN7_GFX_MAX_REQ_COUNT          _MMIO(0x4074)
2448 
2449 #define GAMTARBMODE             _MMIO(0x04a08)
2450 #define   ARB_MODE_BWGTLB_DISABLE (1 << 9)
2451 #define   ARB_MODE_SWIZZLE_BDW  (1 << 1)
2452 #define RENDER_HWS_PGA_GEN7     _MMIO(0x04080)
2453 #define RING_FAULT_REG(engine)  _MMIO(0x4094 + 0x100 * (engine)->hw_id)
2454 #define GEN8_RING_FAULT_REG     _MMIO(0x4094)
2455 #define GEN12_RING_FAULT_REG    _MMIO(0xcec4)
2456 #define   GEN8_RING_FAULT_ENGINE_ID(x)  (((x) >> 12) & 0x7)
2457 #define   RING_FAULT_GTTSEL_MASK (1 << 11)
2458 #define   RING_FAULT_SRCID(x)   (((x) >> 3) & 0xff)
2459 #define   RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
2460 #define   RING_FAULT_VALID      (1 << 0)
2461 #define DONE_REG                _MMIO(0x40b0)
2462 #define GEN8_PRIVATE_PAT_LO     _MMIO(0x40e0)
2463 #define GEN8_PRIVATE_PAT_HI     _MMIO(0x40e0 + 4)
2464 #define GEN10_PAT_INDEX(index)  _MMIO(0x40e0 + (index) * 4)
2465 #define GEN12_PAT_INDEX(index)  _MMIO(0x4800 + (index) * 4)
2466 #define BSD_HWS_PGA_GEN7        _MMIO(0x04180)
2467 #define BLT_HWS_PGA_GEN7        _MMIO(0x04280)
2468 #define VEBOX_HWS_PGA_GEN7      _MMIO(0x04380)
2469 #define RING_ACTHD(base)        _MMIO((base) + 0x74)
2470 #define RING_ACTHD_UDW(base)    _MMIO((base) + 0x5c)
2471 #define RING_NOPID(base)        _MMIO((base) + 0x94)
2472 #define RING_IMR(base)          _MMIO((base) + 0xa8)
2473 #define RING_HWSTAM(base)       _MMIO((base) + 0x98)
2474 #define RING_TIMESTAMP(base)            _MMIO((base) + 0x358)
2475 #define RING_TIMESTAMP_UDW(base)        _MMIO((base) + 0x358 + 4)
2476 #define   TAIL_ADDR             0x001FFFF8
2477 #define   HEAD_WRAP_COUNT       0xFFE00000
2478 #define   HEAD_WRAP_ONE         0x00200000
2479 #define   HEAD_ADDR             0x001FFFFC
2480 #define   RING_NR_PAGES         0x001FF000
2481 #define   RING_REPORT_MASK      0x00000006
2482 #define   RING_REPORT_64K       0x00000002
2483 #define   RING_REPORT_128K      0x00000004
2484 #define   RING_NO_REPORT        0x00000000
2485 #define   RING_VALID_MASK       0x00000001
2486 #define   RING_VALID            0x00000001
2487 #define   RING_INVALID          0x00000000
2488 #define   RING_WAIT_I8XX        (1 << 0) /* gen2, PRBx_HEAD */
2489 #define   RING_WAIT             (1 << 11) /* gen3+, PRBx_CTL */
2490 #define   RING_WAIT_SEMAPHORE   (1 << 10) /* gen6+ */
2491 
2492 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
2493 #define   RING_FORCE_TO_NONPRIV_ACCESS_RW       (0 << 28)    /* CFL+ & Gen11+ */
2494 #define   RING_FORCE_TO_NONPRIV_ACCESS_RD       (1 << 28)
2495 #define   RING_FORCE_TO_NONPRIV_ACCESS_WR       (2 << 28)
2496 #define   RING_FORCE_TO_NONPRIV_ACCESS_INVALID  (3 << 28)
2497 #define   RING_FORCE_TO_NONPRIV_ACCESS_MASK     (3 << 28)
2498 #define   RING_FORCE_TO_NONPRIV_RANGE_1         (0 << 0)     /* CFL+ & Gen11+ */
2499 #define   RING_FORCE_TO_NONPRIV_RANGE_4         (1 << 0)
2500 #define   RING_FORCE_TO_NONPRIV_RANGE_16        (2 << 0)
2501 #define   RING_FORCE_TO_NONPRIV_RANGE_64        (3 << 0)
2502 #define   RING_FORCE_TO_NONPRIV_RANGE_MASK      (3 << 0)
2503 #define   RING_FORCE_TO_NONPRIV_MASK_VALID      \
2504                                         (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2505                                         | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
2506 #define   RING_MAX_NONPRIV_SLOTS  12
2507 
2508 #define GEN7_TLB_RD_ADDR        _MMIO(0x4700)
2509 
2510 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2511 #define   GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS   (1 << 18)
2512 
2513 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2514 #define   GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2515 #define   GAMW_ECO_DEV_CTX_RELOAD_DISABLE       (1 << 7)
2516 
2517 #define GAMT_CHKN_BIT_REG       _MMIO(0x4ab8)
2518 #define   GAMT_CHKN_DISABLE_L3_COH_PIPE                 (1 << 31)
2519 #define   GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING      (1 << 28)
2520 #define   GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT        (1 << 24)
2521 
2522 #if 0
2523 #define PRB0_TAIL       _MMIO(0x2030)
2524 #define PRB0_HEAD       _MMIO(0x2034)
2525 #define PRB0_START      _MMIO(0x2038)
2526 #define PRB0_CTL        _MMIO(0x203c)
2527 #define PRB1_TAIL       _MMIO(0x2040) /* 915+ only */
2528 #define PRB1_HEAD       _MMIO(0x2044) /* 915+ only */
2529 #define PRB1_START      _MMIO(0x2048) /* 915+ only */
2530 #define PRB1_CTL        _MMIO(0x204c) /* 915+ only */
2531 #endif
2532 #define IPEIR_I965      _MMIO(0x2064)
2533 #define IPEHR_I965      _MMIO(0x2068)
2534 #define GEN7_SC_INSTDONE        _MMIO(0x7100)
2535 #define GEN7_SAMPLER_INSTDONE   _MMIO(0xe160)
2536 #define GEN7_ROW_INSTDONE       _MMIO(0xe164)
2537 #define GEN8_MCR_SELECTOR               _MMIO(0xfdc)
2538 #define   GEN8_MCR_SLICE(slice)         (((slice) & 3) << 26)
2539 #define   GEN8_MCR_SLICE_MASK           GEN8_MCR_SLICE(3)
2540 #define   GEN8_MCR_SUBSLICE(subslice)   (((subslice) & 3) << 24)
2541 #define   GEN8_MCR_SUBSLICE_MASK        GEN8_MCR_SUBSLICE(3)
2542 #define   GEN11_MCR_SLICE(slice)        (((slice) & 0xf) << 27)
2543 #define   GEN11_MCR_SLICE_MASK          GEN11_MCR_SLICE(0xf)
2544 #define   GEN11_MCR_SUBSLICE(subslice)  (((subslice) & 0x7) << 24)
2545 #define   GEN11_MCR_SUBSLICE_MASK       GEN11_MCR_SUBSLICE(0x7)
2546 #define RING_IPEIR(base)        _MMIO((base) + 0x64)
2547 #define RING_IPEHR(base)        _MMIO((base) + 0x68)
2548 /*
2549  * On GEN4, only the render ring INSTDONE exists and has a different
2550  * layout than the GEN7+ version.
2551  * The GEN2 counterpart of this register is GEN2_INSTDONE.
2552  */
2553 #define RING_INSTDONE(base)     _MMIO((base) + 0x6c)
2554 #define RING_INSTPS(base)       _MMIO((base) + 0x70)
2555 #define RING_DMA_FADD(base)     _MMIO((base) + 0x78)
2556 #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2557 #define RING_INSTPM(base)       _MMIO((base) + 0xc0)
2558 #define RING_MI_MODE(base)      _MMIO((base) + 0x9c)
2559 #define INSTPS          _MMIO(0x2070) /* 965+ only */
2560 #define GEN4_INSTDONE1  _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2561 #define ACTHD_I965      _MMIO(0x2074)
2562 #define HWS_PGA         _MMIO(0x2080)
2563 #define HWS_ADDRESS_MASK        0xfffff000
2564 #define HWS_START_ADDRESS_SHIFT 4
2565 #define PWRCTXA         _MMIO(0x2088) /* 965GM+ only */
2566 #define   PWRCTX_EN     (1 << 0)
2567 #define IPEIR(base)     _MMIO((base) + 0x88)
2568 #define IPEHR(base)     _MMIO((base) + 0x8c)
2569 #define GEN2_INSTDONE   _MMIO(0x2090)
2570 #define NOPID           _MMIO(0x2094)
2571 #define HWSTAM          _MMIO(0x2098)
2572 #define DMA_FADD_I8XX(base)     _MMIO((base) + 0xd0)
2573 #define RING_BBSTATE(base)      _MMIO((base) + 0x110)
2574 #define   RING_BB_PPGTT         (1 << 5)
2575 #define RING_SBBADDR(base)      _MMIO((base) + 0x114) /* hsw+ */
2576 #define RING_SBBSTATE(base)     _MMIO((base) + 0x118) /* hsw+ */
2577 #define RING_SBBADDR_UDW(base)  _MMIO((base) + 0x11c) /* gen8+ */
2578 #define RING_BBADDR(base)       _MMIO((base) + 0x140)
2579 #define RING_BBADDR_UDW(base)   _MMIO((base) + 0x168) /* gen8+ */
2580 #define RING_BB_PER_CTX_PTR(base)       _MMIO((base) + 0x1c0) /* gen8+ */
2581 #define RING_INDIRECT_CTX(base)         _MMIO((base) + 0x1c4) /* gen8+ */
2582 #define RING_INDIRECT_CTX_OFFSET(base)  _MMIO((base) + 0x1c8) /* gen8+ */
2583 #define RING_CTX_TIMESTAMP(base)        _MMIO((base) + 0x3a8) /* gen8+ */
2584 
2585 #define ERROR_GEN6      _MMIO(0x40a0)
2586 #define GEN7_ERR_INT    _MMIO(0x44040)
2587 #define   ERR_INT_POISON                (1 << 31)
2588 #define   ERR_INT_MMIO_UNCLAIMED        (1 << 13)
2589 #define   ERR_INT_PIPE_CRC_DONE_C       (1 << 8)
2590 #define   ERR_INT_FIFO_UNDERRUN_C       (1 << 6)
2591 #define   ERR_INT_PIPE_CRC_DONE_B       (1 << 5)
2592 #define   ERR_INT_FIFO_UNDERRUN_B       (1 << 3)
2593 #define   ERR_INT_PIPE_CRC_DONE_A       (1 << 2)
2594 #define   ERR_INT_PIPE_CRC_DONE(pipe)   (1 << (2 + (pipe) * 3))
2595 #define   ERR_INT_FIFO_UNDERRUN_A       (1 << 0)
2596 #define   ERR_INT_FIFO_UNDERRUN(pipe)   (1 << ((pipe) * 3))
2597 
2598 #define GEN8_FAULT_TLB_DATA0            _MMIO(0x4b10)
2599 #define GEN8_FAULT_TLB_DATA1            _MMIO(0x4b14)
2600 #define GEN12_FAULT_TLB_DATA0           _MMIO(0xceb8)
2601 #define GEN12_FAULT_TLB_DATA1           _MMIO(0xcebc)
2602 #define   FAULT_VA_HIGH_BITS            (0xf << 0)
2603 #define   FAULT_GTT_SEL                 (1 << 4)
2604 
2605 #define FPGA_DBG                _MMIO(0x42300)
2606 #define   FPGA_DBG_RM_NOCLAIM   (1 << 31)
2607 
2608 #define CLAIM_ER                _MMIO(VLV_DISPLAY_BASE + 0x2028)
2609 #define   CLAIM_ER_CLR          (1 << 31)
2610 #define   CLAIM_ER_OVERFLOW     (1 << 16)
2611 #define   CLAIM_ER_CTR_MASK     0xffff
2612 
2613 #define DERRMR          _MMIO(0x44050)
2614 /* Note that HBLANK events are reserved on bdw+ */
2615 #define   DERRMR_PIPEA_SCANLINE         (1 << 0)
2616 #define   DERRMR_PIPEA_PRI_FLIP_DONE    (1 << 1)
2617 #define   DERRMR_PIPEA_SPR_FLIP_DONE    (1 << 2)
2618 #define   DERRMR_PIPEA_VBLANK           (1 << 3)
2619 #define   DERRMR_PIPEA_HBLANK           (1 << 5)
2620 #define   DERRMR_PIPEB_SCANLINE         (1 << 8)
2621 #define   DERRMR_PIPEB_PRI_FLIP_DONE    (1 << 9)
2622 #define   DERRMR_PIPEB_SPR_FLIP_DONE    (1 << 10)
2623 #define   DERRMR_PIPEB_VBLANK           (1 << 11)
2624 #define   DERRMR_PIPEB_HBLANK           (1 << 13)
2625 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2626 #define   DERRMR_PIPEC_SCANLINE         (1 << 14)
2627 #define   DERRMR_PIPEC_PRI_FLIP_DONE    (1 << 15)
2628 #define   DERRMR_PIPEC_SPR_FLIP_DONE    (1 << 20)
2629 #define   DERRMR_PIPEC_VBLANK           (1 << 21)
2630 #define   DERRMR_PIPEC_HBLANK           (1 << 22)
2631 
2632 
2633 /* GM45+ chicken bits -- debug workaround bits that may be required
2634  * for various sorts of correct behavior.  The top 16 bits of each are
2635  * the enables for writing to the corresponding low bit.
2636  */
2637 #define _3D_CHICKEN     _MMIO(0x2084)
2638 #define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB      (1 << 10)
2639 #define _3D_CHICKEN2    _MMIO(0x208c)
2640 
2641 #define FF_SLICE_CHICKEN        _MMIO(0x2088)
2642 #define  FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX       (1 << 1)
2643 
2644 /* Disables pipelining of read flushes past the SF-WIZ interface.
2645  * Required on all Ironlake steppings according to the B-Spec, but the
2646  * particular danger of not doing so is not specified.
2647  */
2648 # define _3D_CHICKEN2_WM_READ_PIPELINED                 (1 << 14)
2649 #define _3D_CHICKEN3    _MMIO(0x2090)
2650 #define  _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX            (1 << 12)
2651 #define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL             (1 << 10)
2652 #define  _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE        (1 << 5)
2653 #define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL          (1 << 5)
2654 #define  _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)       ((x) << 1) /* gen8+ */
2655 #define  _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH   (1 << 1) /* gen6 */
2656 
2657 #define MI_MODE         _MMIO(0x209c)
2658 # define VS_TIMER_DISPATCH                              (1 << 6)
2659 # define MI_FLUSH_ENABLE                                (1 << 12)
2660 # define ASYNC_FLIP_PERF_DISABLE                        (1 << 14)
2661 # define MODE_IDLE                                      (1 << 9)
2662 # define STOP_RING                                      (1 << 8)
2663 
2664 #define GEN6_GT_MODE    _MMIO(0x20d0)
2665 #define GEN7_GT_MODE    _MMIO(0x7008)
2666 #define   GEN6_WIZ_HASHING(hi, lo)                      (((hi) << 9) | ((lo) << 7))
2667 #define   GEN6_WIZ_HASHING_8x8                          GEN6_WIZ_HASHING(0, 0)
2668 #define   GEN6_WIZ_HASHING_8x4                          GEN6_WIZ_HASHING(0, 1)
2669 #define   GEN6_WIZ_HASHING_16x4                         GEN6_WIZ_HASHING(1, 0)
2670 #define   GEN6_WIZ_HASHING_MASK                         GEN6_WIZ_HASHING(1, 1)
2671 #define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE             (1 << 5)
2672 #define   GEN9_IZ_HASHING_MASK(slice)                   (0x3 << ((slice) * 2))
2673 #define   GEN9_IZ_HASHING(slice, val)                   ((val) << ((slice) * 2))
2674 
2675 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2676 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2677 #define   GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2678 #define   GEN11_ENABLE_32_PLANE_MODE (1 << 7)
2679 
2680 /* WaClearTdlStateAckDirtyBits */
2681 #define GEN8_STATE_ACK          _MMIO(0x20F0)
2682 #define GEN9_STATE_ACK_SLICE1   _MMIO(0x20F8)
2683 #define GEN9_STATE_ACK_SLICE2   _MMIO(0x2100)
2684 #define   GEN9_STATE_ACK_TDL0 (1 << 12)
2685 #define   GEN9_STATE_ACK_TDL1 (1 << 13)
2686 #define   GEN9_STATE_ACK_TDL2 (1 << 14)
2687 #define   GEN9_STATE_ACK_TDL3 (1 << 15)
2688 #define   GEN9_SUBSLICE_TDL_ACK_BITS \
2689         (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2690          GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2691 
2692 #define GFX_MODE        _MMIO(0x2520)
2693 #define GFX_MODE_GEN7   _MMIO(0x229c)
2694 #define RING_MODE_GEN7(base)    _MMIO((base) + 0x29c)
2695 #define   GFX_RUN_LIST_ENABLE           (1 << 15)
2696 #define   GFX_INTERRUPT_STEERING        (1 << 14)
2697 #define   GFX_TLB_INVALIDATE_EXPLICIT   (1 << 13)
2698 #define   GFX_SURFACE_FAULT_ENABLE      (1 << 12)
2699 #define   GFX_REPLAY_MODE               (1 << 11)
2700 #define   GFX_PSMI_GRANULARITY          (1 << 10)
2701 #define   GFX_PPGTT_ENABLE              (1 << 9)
2702 #define   GEN8_GFX_PPGTT_48B            (1 << 7)
2703 
2704 #define   GFX_FORWARD_VBLANK_MASK       (3 << 5)
2705 #define   GFX_FORWARD_VBLANK_NEVER      (0 << 5)
2706 #define   GFX_FORWARD_VBLANK_ALWAYS     (1 << 5)
2707 #define   GFX_FORWARD_VBLANK_COND       (2 << 5)
2708 
2709 #define   GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
2710 
2711 #define VLV_GU_CTL0     _MMIO(VLV_DISPLAY_BASE + 0x2030)
2712 #define VLV_GU_CTL1     _MMIO(VLV_DISPLAY_BASE + 0x2034)
2713 #define SCPD0           _MMIO(0x209c) /* 915+ only */
2714 #define GEN2_IER        _MMIO(0x20a0)
2715 #define GEN2_IIR        _MMIO(0x20a4)
2716 #define GEN2_IMR        _MMIO(0x20a8)
2717 #define GEN2_ISR        _MMIO(0x20ac)
2718 #define VLV_GUNIT_CLOCK_GATE    _MMIO(VLV_DISPLAY_BASE + 0x2060)
2719 #define   GINT_DIS              (1 << 22)
2720 #define   GCFG_DIS              (1 << 8)
2721 #define VLV_GUNIT_CLOCK_GATE2   _MMIO(VLV_DISPLAY_BASE + 0x2064)
2722 #define VLV_IIR_RW      _MMIO(VLV_DISPLAY_BASE + 0x2084)
2723 #define VLV_IER         _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2724 #define VLV_IIR         _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2725 #define VLV_IMR         _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2726 #define VLV_ISR         _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2727 #define VLV_PCBR        _MMIO(VLV_DISPLAY_BASE + 0x2120)
2728 #define VLV_PCBR_ADDR_SHIFT     12
2729 
2730 #define   DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
2731 #define EIR             _MMIO(0x20b0)
2732 #define EMR             _MMIO(0x20b4)
2733 #define ESR             _MMIO(0x20b8)
2734 #define   GM45_ERROR_PAGE_TABLE                         (1 << 5)
2735 #define   GM45_ERROR_MEM_PRIV                           (1 << 4)
2736 #define   I915_ERROR_PAGE_TABLE                         (1 << 4)
2737 #define   GM45_ERROR_CP_PRIV                            (1 << 3)
2738 #define   I915_ERROR_MEMORY_REFRESH                     (1 << 1)
2739 #define   I915_ERROR_INSTRUCTION                        (1 << 0)
2740 #define INSTPM          _MMIO(0x20c0)
2741 #define   INSTPM_SELF_EN (1 << 12) /* 915GM only */
2742 #define   INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
2743                                         will not assert AGPBUSY# and will only
2744                                         be delivered when out of C3. */
2745 #define   INSTPM_FORCE_ORDERING                         (1 << 7) /* GEN6+ */
2746 #define   INSTPM_TLB_INVALIDATE (1 << 9)
2747 #define   INSTPM_SYNC_FLUSH     (1 << 5)
2748 #define ACTHD(base)     _MMIO((base) + 0xc8)
2749 #define MEM_MODE        _MMIO(0x20cc)
2750 #define   MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2751 #define   MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2752 #define   MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
2753 #define FW_BLC          _MMIO(0x20d8)
2754 #define FW_BLC2         _MMIO(0x20dc)
2755 #define FW_BLC_SELF     _MMIO(0x20e0) /* 915+ only */
2756 #define   FW_BLC_SELF_EN_MASK      (1 << 31)
2757 #define   FW_BLC_SELF_FIFO_MASK    (1 << 16) /* 945 only */
2758 #define   FW_BLC_SELF_EN           (1 << 15) /* 945 only */
2759 #define MM_BURST_LENGTH     0x00700000
2760 #define MM_FIFO_WATERMARK   0x0001F000
2761 #define LM_BURST_LENGTH     0x00000700
2762 #define LM_FIFO_WATERMARK   0x0000001F
2763 #define MI_ARB_STATE    _MMIO(0x20e4) /* 915+ only */
2764 
2765 #define MBUS_ABOX_CTL                   _MMIO(0x45038)
2766 #define MBUS_ABOX_BW_CREDIT_MASK        (3 << 20)
2767 #define MBUS_ABOX_BW_CREDIT(x)          ((x) << 20)
2768 #define MBUS_ABOX_B_CREDIT_MASK         (0xF << 16)
2769 #define MBUS_ABOX_B_CREDIT(x)           ((x) << 16)
2770 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK  (0x1F << 8)
2771 #define MBUS_ABOX_BT_CREDIT_POOL2(x)    ((x) << 8)
2772 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK  (0x1F << 0)
2773 #define MBUS_ABOX_BT_CREDIT_POOL1(x)    ((x) << 0)
2774 
2775 #define _PIPEA_MBUS_DBOX_CTL            0x7003C
2776 #define _PIPEB_MBUS_DBOX_CTL            0x7103C
2777 #define PIPE_MBUS_DBOX_CTL(pipe)        _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2778                                                    _PIPEB_MBUS_DBOX_CTL)
2779 #define MBUS_DBOX_BW_CREDIT_MASK        (3 << 14)
2780 #define MBUS_DBOX_BW_CREDIT(x)          ((x) << 14)
2781 #define MBUS_DBOX_B_CREDIT_MASK         (0x1F << 8)
2782 #define MBUS_DBOX_B_CREDIT(x)           ((x) << 8)
2783 #define MBUS_DBOX_A_CREDIT_MASK         (0xF << 0)
2784 #define MBUS_DBOX_A_CREDIT(x)           ((x) << 0)
2785 
2786 #define MBUS_UBOX_CTL                   _MMIO(0x4503C)
2787 #define MBUS_BBOX_CTL_S1                _MMIO(0x45040)
2788 #define MBUS_BBOX_CTL_S2                _MMIO(0x45044)
2789 
2790 /* Make render/texture TLB fetches lower priorty than associated data
2791  *   fetches. This is not turned on by default
2792  */
2793 #define   MI_ARB_RENDER_TLB_LOW_PRIORITY        (1 << 15)
2794 
2795 /* Isoch request wait on GTT enable (Display A/B/C streams).
2796  * Make isoch requests stall on the TLB update. May cause
2797  * display underruns (test mode only)
2798  */
2799 #define   MI_ARB_ISOCH_WAIT_GTT                 (1 << 14)
2800 
2801 /* Block grant count for isoch requests when block count is
2802  * set to a finite value.
2803  */
2804 #define   MI_ARB_BLOCK_GRANT_MASK               (3 << 12)
2805 #define   MI_ARB_BLOCK_GRANT_8                  (0 << 12)       /* for 3 display planes */
2806 #define   MI_ARB_BLOCK_GRANT_4                  (1 << 12)       /* for 2 display planes */
2807 #define   MI_ARB_BLOCK_GRANT_2                  (2 << 12)       /* for 1 display plane */
2808 #define   MI_ARB_BLOCK_GRANT_0                  (3 << 12)       /* don't use */
2809 
2810 /* Enable render writes to complete in C2/C3/C4 power states.
2811  * If this isn't enabled, render writes are prevented in low
2812  * power states. That seems bad to me.
2813  */
2814 #define   MI_ARB_C3_LP_WRITE_ENABLE             (1 << 11)
2815 
2816 /* This acknowledges an async flip immediately instead
2817  * of waiting for 2TLB fetches.
2818  */
2819 #define   MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE       (1 << 10)
2820 
2821 /* Enables non-sequential data reads through arbiter
2822  */
2823 #define   MI_ARB_DUAL_DATA_PHASE_DISABLE        (1 << 9)
2824 
2825 /* Disable FSB snooping of cacheable write cycles from binner/render
2826  * command stream
2827  */
2828 #define   MI_ARB_CACHE_SNOOP_DISABLE            (1 << 8)
2829 
2830 /* Arbiter time slice for non-isoch streams */
2831 #define   MI_ARB_TIME_SLICE_MASK                (7 << 5)
2832 #define   MI_ARB_TIME_SLICE_1                   (0 << 5)
2833 #define   MI_ARB_TIME_SLICE_2                   (1 << 5)
2834 #define   MI_ARB_TIME_SLICE_4                   (2 << 5)
2835 #define   MI_ARB_TIME_SLICE_6                   (3 << 5)
2836 #define   MI_ARB_TIME_SLICE_8                   (4 << 5)
2837 #define   MI_ARB_TIME_SLICE_10                  (5 << 5)
2838 #define   MI_ARB_TIME_SLICE_14                  (6 << 5)
2839 #define   MI_ARB_TIME_SLICE_16                  (7 << 5)
2840 
2841 /* Low priority grace period page size */
2842 #define   MI_ARB_LOW_PRIORITY_GRACE_4KB         (0 << 4)        /* default */
2843 #define   MI_ARB_LOW_PRIORITY_GRACE_8KB         (1 << 4)
2844 
2845 /* Disable display A/B trickle feed */
2846 #define   MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE   (1 << 2)
2847 
2848 /* Set display plane priority */
2849 #define   MI_ARB_DISPLAY_PRIORITY_A_B           (0 << 0)        /* display A > display B */
2850 #define   MI_ARB_DISPLAY_PRIORITY_B_A           (1 << 0)        /* display B > display A */
2851 
2852 #define MI_STATE        _MMIO(0x20e4) /* gen2 only */
2853 #define   MI_AGPBUSY_INT_EN                     (1 << 1) /* 85x only */
2854 #define   MI_AGPBUSY_830_MODE                   (1 << 0) /* 85x only */
2855 
2856 #define CACHE_MODE_0    _MMIO(0x2120) /* 915+ only */
2857 #define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2858 #define   CM0_IZ_OPT_DISABLE      (1 << 6)
2859 #define   CM0_ZR_OPT_DISABLE      (1 << 5)
2860 #define   CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2861 #define   CM0_DEPTH_EVICT_DISABLE (1 << 4)
2862 #define   CM0_COLOR_EVICT_DISABLE (1 << 3)
2863 #define   CM0_DEPTH_WRITE_DISABLE (1 << 1)
2864 #define   CM0_RC_OP_FLUSH_DISABLE (1 << 0)
2865 #define GFX_FLSH_CNTL   _MMIO(0x2170) /* 915+ only */
2866 #define GFX_FLSH_CNTL_GEN6      _MMIO(0x101008)
2867 #define   GFX_FLSH_CNTL_EN      (1 << 0)
2868 #define ECOSKPD         _MMIO(0x21d0)
2869 #define   ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
2870 #define   ECO_GATING_CX_ONLY    (1 << 3)
2871 #define   ECO_FLIP_DONE         (1 << 0)
2872 
2873 #define CACHE_MODE_0_GEN7       _MMIO(0x7000) /* IVB+ */
2874 #define RC_OP_FLUSH_ENABLE (1 << 0)
2875 #define   HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
2876 #define CACHE_MODE_1            _MMIO(0x7004) /* IVB+ */
2877 #define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE     (1 << 6)
2878 #define   GEN8_4x4_STC_OPTIMIZATION_DISABLE     (1 << 6)
2879 #define   GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE    (1 << 1)
2880 
2881 #define GEN6_BLITTER_ECOSKPD    _MMIO(0x221d0)
2882 #define   GEN6_BLITTER_LOCK_SHIFT                       16
2883 #define   GEN6_BLITTER_FBC_NOTIFY                       (1 << 3)
2884 
2885 #define GEN6_RC_SLEEP_PSMI_CONTROL      _MMIO(0x2050)
2886 #define   GEN6_PSMI_SLEEP_MSG_DISABLE   (1 << 0)
2887 #define   GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
2888 #define   GEN8_FF_DOP_CLOCK_GATE_DISABLE        (1 << 10)
2889 
2890 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2891 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2892 
2893 #define GEN10_CACHE_MODE_SS                     _MMIO(0xe420)
2894 #define   FLOAT_BLEND_OPTIMIZATION_ENABLE       (1 << 4)
2895 
2896 /* Fuse readout registers for GT */
2897 #define HSW_PAVP_FUSE1                  _MMIO(0x911C)
2898 #define   HSW_F1_EU_DIS_SHIFT           16
2899 #define   HSW_F1_EU_DIS_MASK            (0x3 << HSW_F1_EU_DIS_SHIFT)
2900 #define   HSW_F1_EU_DIS_10EUS           0
2901 #define   HSW_F1_EU_DIS_8EUS            1
2902 #define   HSW_F1_EU_DIS_6EUS            2
2903 
2904 #define CHV_FUSE_GT                     _MMIO(VLV_DISPLAY_BASE + 0x2168)
2905 #define   CHV_FGT_DISABLE_SS0           (1 << 10)
2906 #define   CHV_FGT_DISABLE_SS1           (1 << 11)
2907 #define   CHV_FGT_EU_DIS_SS0_R0_SHIFT   16
2908 #define   CHV_FGT_EU_DIS_SS0_R0_MASK    (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2909 #define   CHV_FGT_EU_DIS_SS0_R1_SHIFT   20
2910 #define   CHV_FGT_EU_DIS_SS0_R1_MASK    (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2911 #define   CHV_FGT_EU_DIS_SS1_R0_SHIFT   24
2912 #define   CHV_FGT_EU_DIS_SS1_R0_MASK    (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2913 #define   CHV_FGT_EU_DIS_SS1_R1_SHIFT   28
2914 #define   CHV_FGT_EU_DIS_SS1_R1_MASK    (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2915 
2916 #define GEN8_FUSE2                      _MMIO(0x9120)
2917 #define   GEN8_F2_SS_DIS_SHIFT          21
2918 #define   GEN8_F2_SS_DIS_MASK           (0x7 << GEN8_F2_SS_DIS_SHIFT)
2919 #define   GEN8_F2_S_ENA_SHIFT           25
2920 #define   GEN8_F2_S_ENA_MASK            (0x7 << GEN8_F2_S_ENA_SHIFT)
2921 
2922 #define   GEN9_F2_SS_DIS_SHIFT          20
2923 #define   GEN9_F2_SS_DIS_MASK           (0xf << GEN9_F2_SS_DIS_SHIFT)
2924 
2925 #define   GEN10_F2_S_ENA_SHIFT          22
2926 #define   GEN10_F2_S_ENA_MASK           (0x3f << GEN10_F2_S_ENA_SHIFT)
2927 #define   GEN10_F2_SS_DIS_SHIFT         18
2928 #define   GEN10_F2_SS_DIS_MASK          (0xf << GEN10_F2_SS_DIS_SHIFT)
2929 
2930 #define GEN10_MIRROR_FUSE3              _MMIO(0x9118)
2931 #define GEN10_L3BANK_PAIR_COUNT     4
2932 #define GEN10_L3BANK_MASK   0x0F
2933 
2934 #define GEN8_EU_DISABLE0                _MMIO(0x9134)
2935 #define   GEN8_EU_DIS0_S0_MASK          0xffffff
2936 #define   GEN8_EU_DIS0_S1_SHIFT         24
2937 #define   GEN8_EU_DIS0_S1_MASK          (0xff << GEN8_EU_DIS0_S1_SHIFT)
2938 
2939 #define GEN8_EU_DISABLE1                _MMIO(0x9138)
2940 #define   GEN8_EU_DIS1_S1_MASK          0xffff
2941 #define   GEN8_EU_DIS1_S2_SHIFT         16
2942 #define   GEN8_EU_DIS1_S2_MASK          (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2943 
2944 #define GEN8_EU_DISABLE2                _MMIO(0x913c)
2945 #define   GEN8_EU_DIS2_S2_MASK          0xff
2946 
2947 #define GEN9_EU_DISABLE(slice)          _MMIO(0x9134 + (slice) * 0x4)
2948 
2949 #define GEN10_EU_DISABLE3               _MMIO(0x9140)
2950 #define   GEN10_EU_DIS_SS_MASK          0xff
2951 
2952 #define GEN11_GT_VEBOX_VDBOX_DISABLE    _MMIO(0x9140)
2953 #define   GEN11_GT_VDBOX_DISABLE_MASK   0xff
2954 #define   GEN11_GT_VEBOX_DISABLE_SHIFT  16
2955 #define   GEN11_GT_VEBOX_DISABLE_MASK   (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
2956 
2957 #define GEN11_EU_DISABLE _MMIO(0x9134)
2958 #define GEN11_EU_DIS_MASK 0xFF
2959 
2960 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2961 #define GEN11_GT_S_ENA_MASK 0xFF
2962 
2963 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2964 
2965 #define GEN6_BSD_SLEEP_PSMI_CONTROL     _MMIO(0x12050)
2966 #define   GEN6_BSD_SLEEP_MSG_DISABLE    (1 << 0)
2967 #define   GEN6_BSD_SLEEP_FLUSH_DISABLE  (1 << 2)
2968 #define   GEN6_BSD_SLEEP_INDICATOR      (1 << 3)
2969 #define   GEN6_BSD_GO_INDICATOR         (1 << 4)
2970 
2971 /* On modern GEN architectures interrupt control consists of two sets
2972  * of registers. The first set pertains to the ring generating the
2973  * interrupt. The second control is for the functional block generating the
2974  * interrupt. These are PM, GT, DE, etc.
2975  *
2976  * Luckily *knocks on wood* all the ring interrupt bits match up with the
2977  * GT interrupt bits, so we don't need to duplicate the defines.
2978  *
2979  * These defines should cover us well from SNB->HSW with minor exceptions
2980  * it can also work on ILK.
2981  */
2982 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT         (1 << 26)
2983 #define GT_BLT_CS_ERROR_INTERRUPT               (1 << 25)
2984 #define GT_BLT_USER_INTERRUPT                   (1 << 22)
2985 #define GT_BSD_CS_ERROR_INTERRUPT               (1 << 15)
2986 #define GT_BSD_USER_INTERRUPT                   (1 << 12)
2987 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1  (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
2988 #define GT_CONTEXT_SWITCH_INTERRUPT             (1 <<  8)
2989 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT     (1 <<  5) /* !snb */
2990 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT      (1 <<  4)
2991 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT     (1 <<  3)
2992 #define GT_RENDER_SYNC_STATUS_INTERRUPT         (1 <<  2)
2993 #define GT_RENDER_DEBUG_INTERRUPT               (1 <<  1)
2994 #define GT_RENDER_USER_INTERRUPT                (1 <<  0)
2995 
2996 #define PM_VEBOX_CS_ERROR_INTERRUPT             (1 << 12) /* hsw+ */
2997 #define PM_VEBOX_USER_INTERRUPT                 (1 << 10) /* hsw+ */
2998 
2999 #define GT_PARITY_ERROR(dev_priv) \
3000         (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
3001          (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
3002 
3003 /* These are all the "old" interrupts */
3004 #define ILK_BSD_USER_INTERRUPT                          (1 << 5)
3005 
3006 #define I915_PM_INTERRUPT                               (1 << 31)
3007 #define I915_ISP_INTERRUPT                              (1 << 22)
3008 #define I915_LPE_PIPE_B_INTERRUPT                       (1 << 21)
3009 #define I915_LPE_PIPE_A_INTERRUPT                       (1 << 20)
3010 #define I915_MIPIC_INTERRUPT                            (1 << 19)
3011 #define I915_MIPIA_INTERRUPT                            (1 << 18)
3012 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT              (1 << 18)
3013 #define I915_DISPLAY_PORT_INTERRUPT                     (1 << 17)
3014 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT            (1 << 16)
3015 #define I915_MASTER_ERROR_INTERRUPT                     (1 << 15)
3016 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT            (1 << 14)
3017 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT        (1 << 14) /* p-state */
3018 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT            (1 << 13)
3019 #define I915_HWB_OOM_INTERRUPT                          (1 << 13)
3020 #define I915_LPE_PIPE_C_INTERRUPT                       (1 << 12)
3021 #define I915_SYNC_STATUS_INTERRUPT                      (1 << 12)
3022 #define I915_MISC_INTERRUPT                             (1 << 11)
3023 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT     (1 << 11)
3024 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT            (1 << 10)
3025 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT     (1 << 10)
3026 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT             (1 << 9)
3027 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT       (1 << 9)
3028 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT              (1 << 8)
3029 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT     (1 << 8)
3030 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT            (1 << 7)
3031 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT             (1 << 6)
3032 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT            (1 << 5)
3033 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT             (1 << 4)
3034 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT              (1 << 3)
3035 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT              (1 << 2)
3036 #define I915_DEBUG_INTERRUPT                            (1 << 2)
3037 #define I915_WINVALID_INTERRUPT                         (1 << 1)
3038 #define I915_USER_INTERRUPT                             (1 << 1)
3039 #define I915_ASLE_INTERRUPT                             (1 << 0)
3040 #define I915_BSD_USER_INTERRUPT                         (1 << 25)
3041 
3042 #define I915_HDMI_LPE_AUDIO_BASE        (VLV_DISPLAY_BASE + 0x65000)
3043 #define I915_HDMI_LPE_AUDIO_SIZE        0x1000
3044 
3045 /* DisplayPort Audio w/ LPE */
3046 #define VLV_AUD_CHICKEN_BIT_REG         _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3047 #define VLV_CHICKEN_BIT_DBG_ENABLE      (1 << 0)
3048 
3049 #define _VLV_AUD_PORT_EN_B_DBG          (VLV_DISPLAY_BASE + 0x62F20)
3050 #define _VLV_AUD_PORT_EN_C_DBG          (VLV_DISPLAY_BASE + 0x62F30)
3051 #define _VLV_AUD_PORT_EN_D_DBG          (VLV_DISPLAY_BASE + 0x62F34)
3052 #define VLV_AUD_PORT_EN_DBG(port)       _MMIO_PORT3((port) - PORT_B,       \
3053                                                     _VLV_AUD_PORT_EN_B_DBG, \
3054                                                     _VLV_AUD_PORT_EN_C_DBG, \
3055                                                     _VLV_AUD_PORT_EN_D_DBG)
3056 #define VLV_AMP_MUTE                    (1 << 1)
3057 
3058 #define GEN6_BSD_RNCID                  _MMIO(0x12198)
3059 
3060 #define GEN7_FF_THREAD_MODE             _MMIO(0x20a0)
3061 #define   GEN7_FF_SCHED_MASK            0x0077070
3062 #define   GEN8_FF_DS_REF_CNT_FFME       (1 << 19)
3063 #define   GEN7_FF_TS_SCHED_HS1          (0x5 << 16)
3064 #define   GEN7_FF_TS_SCHED_HS0          (0x3 << 16)
3065 #define   GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3066 #define   GEN7_FF_TS_SCHED_HW           (0x0 << 16) /* Default */
3067 #define   GEN7_FF_VS_REF_CNT_FFME       (1 << 15)
3068 #define   GEN7_FF_VS_SCHED_HS1          (0x5 << 12)
3069 #define   GEN7_FF_VS_SCHED_HS0          (0x3 << 12)
3070 #define   GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3071 #define   GEN7_FF_VS_SCHED_HW           (0x0 << 12)
3072 #define   GEN7_FF_DS_SCHED_HS1          (0x5 << 4)
3073 #define   GEN7_FF_DS_SCHED_HS0          (0x3 << 4)
3074 #define   GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4)  /* Default */
3075 #define   GEN7_FF_DS_SCHED_HW           (0x0 << 4)
3076 
3077 /*
3078  * Framebuffer compression (915+ only)
3079  */
3080 
3081 #define FBC_CFB_BASE            _MMIO(0x3200) /* 4k page aligned */
3082 #define FBC_LL_BASE             _MMIO(0x3204) /* 4k page aligned */
3083 #define FBC_CONTROL             _MMIO(0x3208)
3084 #define   FBC_CTL_EN            (1 << 31)
3085 #define   FBC_CTL_PERIODIC      (1 << 30)
3086 #define   FBC_CTL_INTERVAL_SHIFT (16)
3087 #define   FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3088 #define   FBC_CTL_C3_IDLE       (1 << 13)
3089 #define   FBC_CTL_STRIDE_SHIFT  (5)
3090 #define   FBC_CTL_FENCENO_SHIFT (0)
3091 #define FBC_COMMAND             _MMIO(0x320c)
3092 #define   FBC_CMD_COMPRESS      (1 << 0)
3093 #define FBC_STATUS              _MMIO(0x3210)
3094 #define   FBC_STAT_COMPRESSING  (1 << 31)
3095 #define   FBC_STAT_COMPRESSED   (1 << 30)
3096 #define   FBC_STAT_MODIFIED     (1 << 29)
3097 #define   FBC_STAT_CURRENT_LINE_SHIFT   (0)
3098 #define FBC_CONTROL2            _MMIO(0x3214)
3099 #define   FBC_CTL_FENCE_DBL     (0 << 4)
3100 #define   FBC_CTL_IDLE_IMM      (0 << 2)
3101 #define   FBC_CTL_IDLE_FULL     (1 << 2)
3102 #define   FBC_CTL_IDLE_LINE     (2 << 2)
3103 #define   FBC_CTL_IDLE_DEBUG    (3 << 2)
3104 #define   FBC_CTL_CPU_FENCE     (1 << 1)
3105 #define   FBC_CTL_PLANE(plane)  ((plane) << 0)
3106 #define FBC_FENCE_OFF           _MMIO(0x3218) /* BSpec typo has 321Bh */
3107 #define FBC_TAG(i)              _MMIO(0x3300 + (i) * 4)
3108 
3109 #define FBC_LL_SIZE             (1536)
3110 
3111 #define FBC_LLC_READ_CTRL       _MMIO(0x9044)
3112 #define   FBC_LLC_FULLY_OPEN    (1 << 30)
3113 
3114 /* Framebuffer compression for GM45+ */
3115 #define DPFC_CB_BASE            _MMIO(0x3200)
3116 #define DPFC_CONTROL            _MMIO(0x3208)
3117 #define   DPFC_CTL_EN           (1 << 31)
3118 #define   DPFC_CTL_PLANE(plane) ((plane) << 30)
3119 #define   IVB_DPFC_CTL_PLANE(plane)     ((plane) << 29)
3120 #define   DPFC_CTL_FENCE_EN     (1 << 29)
3121 #define   IVB_DPFC_CTL_FENCE_EN (1 << 28)
3122 #define   DPFC_CTL_PERSISTENT_MODE      (1 << 25)
3123 #define   DPFC_SR_EN            (1 << 10)
3124 #define   DPFC_CTL_LIMIT_1X     (0 << 6)
3125 #define   DPFC_CTL_LIMIT_2X     (1 << 6)
3126 #define   DPFC_CTL_LIMIT_4X     (2 << 6)
3127 #define DPFC_RECOMP_CTL         _MMIO(0x320c)
3128 #define   DPFC_RECOMP_STALL_EN  (1 << 27)
3129 #define   DPFC_RECOMP_STALL_WM_SHIFT (16)
3130 #define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3131 #define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3132 #define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
3133 #define DPFC_STATUS             _MMIO(0x3210)
3134 #define   DPFC_INVAL_SEG_SHIFT  (16)
3135 #define   DPFC_INVAL_SEG_MASK   (0x07ff0000)
3136 #define   DPFC_COMP_SEG_SHIFT   (0)
3137 #define   DPFC_COMP_SEG_MASK    (0x000007ff)
3138 #define DPFC_STATUS2            _MMIO(0x3214)
3139 #define DPFC_FENCE_YOFF         _MMIO(0x3218)
3140 #define DPFC_CHICKEN            _MMIO(0x3224)
3141 #define   DPFC_HT_MODIFY        (1 << 31)
3142 
3143 /* Framebuffer compression for Ironlake */
3144 #define ILK_DPFC_CB_BASE        _MMIO(0x43200)
3145 #define ILK_DPFC_CONTROL        _MMIO(0x43208)
3146 #define   FBC_CTL_FALSE_COLOR   (1 << 10)
3147 /* The bit 28-8 is reserved */
3148 #define   DPFC_RESERVED         (0x1FFFFF00)
3149 #define ILK_DPFC_RECOMP_CTL     _MMIO(0x4320c)
3150 #define ILK_DPFC_STATUS         _MMIO(0x43210)
3151 #define  ILK_DPFC_COMP_SEG_MASK 0x7ff
3152 #define IVB_FBC_STATUS2         _MMIO(0x43214)
3153 #define  IVB_FBC_COMP_SEG_MASK  0x7ff
3154 #define  BDW_FBC_COMP_SEG_MASK  0xfff
3155 #define ILK_DPFC_FENCE_YOFF     _MMIO(0x43218)
3156 #define ILK_DPFC_CHICKEN        _MMIO(0x43224)
3157 #define   ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3158 #define   ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL     (1 << 14)
3159 #define   ILK_DPFC_NUKE_ON_ANY_MODIFICATION     (1 << 23)
3160 #define ILK_FBC_RT_BASE         _MMIO(0x2128)
3161 #define   ILK_FBC_RT_VALID      (1 << 0)
3162 #define   SNB_FBC_FRONT_BUFFER  (1 << 1)
3163 
3164 #define ILK_DISPLAY_CHICKEN1    _MMIO(0x42000)
3165 #define   ILK_FBCQ_DIS          (1 << 22)
3166 #define   ILK_PABSTRETCH_DIS    (1 << 21)
3167 
3168 
3169 /*
3170  * Framebuffer compression for Sandybridge
3171  *
3172  * The following two registers are of type GTTMMADR
3173  */
3174 #define SNB_DPFC_CTL_SA         _MMIO(0x100100)
3175 #define   SNB_CPU_FENCE_ENABLE  (1 << 29)
3176 #define DPFC_CPU_FENCE_OFFSET   _MMIO(0x100104)
3177 
3178 /* Framebuffer compression for Ivybridge */
3179 #define IVB_FBC_RT_BASE                 _MMIO(0x7020)
3180 
3181 #define IPS_CTL         _MMIO(0x43408)
3182 #define   IPS_ENABLE    (1 << 31)
3183 
3184 #define MSG_FBC_REND_STATE      _MMIO(0x50380)
3185 #define   FBC_REND_NUKE         (1 << 2)
3186 #define   FBC_REND_CACHE_CLEAN  (1 << 1)
3187 
3188 /*
3189  * GPIO regs
3190  */
3191 #define GPIO(gpio)              _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3192                                       4 * (gpio))
3193 
3194 # define GPIO_CLOCK_DIR_MASK            (1 << 0)
3195 # define GPIO_CLOCK_DIR_IN              (0 << 1)
3196 # define GPIO_CLOCK_DIR_OUT             (1 << 1)
3197 # define GPIO_CLOCK_VAL_MASK            (1 << 2)
3198 # define GPIO_CLOCK_VAL_OUT             (1 << 3)
3199 # define GPIO_CLOCK_VAL_IN              (1 << 4)
3200 # define GPIO_CLOCK_PULLUP_DISABLE      (1 << 5)
3201 # define GPIO_DATA_DIR_MASK             (1 << 8)
3202 # define GPIO_DATA_DIR_IN               (0 << 9)
3203 # define GPIO_DATA_DIR_OUT              (1 << 9)
3204 # define GPIO_DATA_VAL_MASK             (1 << 10)
3205 # define GPIO_DATA_VAL_OUT              (1 << 11)
3206 # define GPIO_DATA_VAL_IN               (1 << 12)
3207 # define GPIO_DATA_PULLUP_DISABLE       (1 << 13)
3208 
3209 #define GMBUS0                  _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
3210 #define   GMBUS_AKSV_SELECT     (1 << 11)
3211 #define   GMBUS_RATE_100KHZ     (0 << 8)
3212 #define   GMBUS_RATE_50KHZ      (1 << 8)
3213 #define   GMBUS_RATE_400KHZ     (2 << 8) /* reserved on Pineview */
3214 #define   GMBUS_RATE_1MHZ       (3 << 8) /* reserved on Pineview */
3215 #define   GMBUS_HOLD_EXT        (1 << 7) /* 300ns hold time, rsvd on Pineview */
3216 #define   GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
3217 
3218 #define GMBUS1                  _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
3219 #define   GMBUS_SW_CLR_INT      (1 << 31)
3220 #define   GMBUS_SW_RDY          (1 << 30)
3221 #define   GMBUS_ENT             (1 << 29) /* enable timeout */
3222 #define   GMBUS_CYCLE_NONE      (0 << 25)
3223 #define   GMBUS_CYCLE_WAIT      (1 << 25)
3224 #define   GMBUS_CYCLE_INDEX     (2 << 25)
3225 #define   GMBUS_CYCLE_STOP      (4 << 25)
3226 #define   GMBUS_BYTE_COUNT_SHIFT 16
3227 #define   GMBUS_BYTE_COUNT_MAX   256U
3228 #define   GEN9_GMBUS_BYTE_COUNT_MAX 511U
3229 #define   GMBUS_SLAVE_INDEX_SHIFT 8
3230 #define   GMBUS_SLAVE_ADDR_SHIFT 1
3231 #define   GMBUS_SLAVE_READ      (1 << 0)
3232 #define   GMBUS_SLAVE_WRITE     (0 << 0)
3233 #define GMBUS2                  _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
3234 #define   GMBUS_INUSE           (1 << 15)
3235 #define   GMBUS_HW_WAIT_PHASE   (1 << 14)
3236 #define   GMBUS_STALL_TIMEOUT   (1 << 13)
3237 #define   GMBUS_INT             (1 << 12)
3238 #define   GMBUS_HW_RDY          (1 << 11)
3239 #define   GMBUS_SATOER          (1 << 10)
3240 #define   GMBUS_ACTIVE          (1 << 9)
3241 #define GMBUS3                  _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3242 #define GMBUS4                  _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
3243 #define   GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3244 #define   GMBUS_NAK_EN          (1 << 3)
3245 #define   GMBUS_IDLE_EN         (1 << 2)
3246 #define   GMBUS_HW_WAIT_EN      (1 << 1)
3247 #define   GMBUS_HW_RDY_EN       (1 << 0)
3248 #define GMBUS5                  _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
3249 #define   GMBUS_2BYTE_INDEX_EN  (1 << 31)
3250 
3251 /*
3252  * Clock control & power management
3253  */
3254 #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3255 #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3256 #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
3257 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
3258 
3259 #define VGA0    _MMIO(0x6000)
3260 #define VGA1    _MMIO(0x6004)
3261 #define VGA_PD  _MMIO(0x6010)
3262 #define   VGA0_PD_P2_DIV_4      (1 << 7)
3263 #define   VGA0_PD_P1_DIV_2      (1 << 5)
3264 #define   VGA0_PD_P1_SHIFT      0
3265 #define   VGA0_PD_P1_MASK       (0x1f << 0)
3266 #define   VGA1_PD_P2_DIV_4      (1 << 15)
3267 #define   VGA1_PD_P1_DIV_2      (1 << 13)
3268 #define   VGA1_PD_P1_SHIFT      8
3269 #define   VGA1_PD_P1_MASK       (0x1f << 8)
3270 #define   DPLL_VCO_ENABLE               (1 << 31)
3271 #define   DPLL_SDVO_HIGH_SPEED          (1 << 30)
3272 #define   DPLL_DVO_2X_MODE              (1 << 30)
3273 #define   DPLL_EXT_BUFFER_ENABLE_VLV    (1 << 30)
3274 #define   DPLL_SYNCLOCK_ENABLE          (1 << 29)
3275 #define   DPLL_REF_CLK_ENABLE_VLV       (1 << 29)
3276 #define   DPLL_VGA_MODE_DIS             (1 << 28)
3277 #define   DPLLB_MODE_DAC_SERIAL         (1 << 26) /* i915 */
3278 #define   DPLLB_MODE_LVDS               (2 << 26) /* i915 */
3279 #define   DPLL_MODE_MASK                (3 << 26)
3280 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3281 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3282 #define   DPLLB_LVDS_P2_CLOCK_DIV_14    (0 << 24) /* i915 */
3283 #define   DPLLB_LVDS_P2_CLOCK_DIV_7     (1 << 24) /* i915 */
3284 #define   DPLL_P2_CLOCK_DIV_MASK        0x03000000 /* i915 */
3285 #define   DPLL_FPA01_P1_POST_DIV_MASK   0x00ff0000 /* i915 */
3286 #define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW  0x00ff8000 /* Pineview */
3287 #define   DPLL_LOCK_VLV                 (1 << 15)
3288 #define   DPLL_INTEGRATED_CRI_CLK_VLV   (1 << 14)
3289 #define   DPLL_INTEGRATED_REF_CLK_VLV   (1 << 13)
3290 #define   DPLL_SSC_REF_CLK_CHV          (1 << 13)
3291 #define   DPLL_PORTC_READY_MASK         (0xf << 4)
3292 #define   DPLL_PORTB_READY_MASK         (0xf)
3293 
3294 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830      0x001f0000
3295 
3296 /* Additional CHV pll/phy registers */
3297 #define DPIO_PHY_STATUS                 _MMIO(VLV_DISPLAY_BASE + 0x6240)
3298 #define   DPLL_PORTD_READY_MASK         (0xf)
3299 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
3300 #define   PHY_CH_POWER_DOWN_OVRD_EN(phy, ch)    (1 << (2 * (phy) + (ch) + 27))
3301 #define   PHY_LDO_DELAY_0NS                     0x0
3302 #define   PHY_LDO_DELAY_200NS                   0x1
3303 #define   PHY_LDO_DELAY_600NS                   0x2
3304 #define   PHY_LDO_SEQ_DELAY(delay, phy)         ((delay) << (2 * (phy) + 23))
3305 #define   PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
3306 #define   PHY_CH_SU_PSR                         0x1
3307 #define   PHY_CH_DEEP_PSR                       0x7
3308 #define   PHY_CH_POWER_MODE(mode, phy, ch)      ((mode) << (6 * (phy) + 3 * (ch) + 2))
3309 #define   PHY_COM_LANE_RESET_DEASSERT(phy)      (1 << (phy))
3310 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
3311 #define   PHY_POWERGOOD(phy)    (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3312 #define   PHY_STATUS_CMN_LDO(phy, ch)                   (1 << (6 - (6 * (phy) + 3 * (ch))))
3313 #define   PHY_STATUS_SPLINE_LDO(phy, ch, spline)        (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
3314 
3315 /*
3316  * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3317  * this field (only one bit may be set).
3318  */
3319 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3320 #define   DPLL_FPA01_P1_POST_DIV_SHIFT  16
3321 #define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
3322 /* i830, required in DVO non-gang */
3323 #define   PLL_P2_DIVIDE_BY_4            (1 << 23)
3324 #define   PLL_P1_DIVIDE_BY_TWO          (1 << 21) /* i830 */
3325 #define   PLL_REF_INPUT_DREFCLK         (0 << 13)
3326 #define   PLL_REF_INPUT_TVCLKINA        (1 << 13) /* i830 */
3327 #define   PLL_REF_INPUT_TVCLKINBC       (2 << 13) /* SDVO TVCLKIN */
3328 #define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3329 #define   PLL_REF_INPUT_MASK            (3 << 13)
3330 #define   PLL_LOAD_PULSE_PHASE_SHIFT            9
3331 /* Ironlake */
3332 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
3333 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
3334 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x)        (((x) - 1) << 9)
3335 # define DPLL_FPA1_P1_POST_DIV_SHIFT            0
3336 # define DPLL_FPA1_P1_POST_DIV_MASK             0xff
3337 
3338 /*
3339  * Parallel to Serial Load Pulse phase selection.
3340  * Selects the phase for the 10X DPLL clock for the PCIe
3341  * digital display port. The range is 4 to 13; 10 or more
3342  * is just a flip delay. The default is 6
3343  */
3344 #define   PLL_LOAD_PULSE_PHASE_MASK             (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3345 #define   DISPLAY_RATE_SELECT_FPA1              (1 << 8)
3346 /*
3347  * SDVO multiplier for 945G/GM. Not used on 965.
3348  */
3349 #define   SDVO_MULTIPLIER_MASK                  0x000000ff
3350 #define   SDVO_MULTIPLIER_SHIFT_HIRES           4
3351 #define   SDVO_MULTIPLIER_SHIFT_VGA             0
3352 
3353 #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3354 #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3355 #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
3356 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
3357 
3358 /*
3359  * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3360  *
3361  * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
3362  */
3363 #define   DPLL_MD_UDI_DIVIDER_MASK              0x3f000000
3364 #define   DPLL_MD_UDI_DIVIDER_SHIFT             24
3365 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3366 #define   DPLL_MD_VGA_UDI_DIVIDER_MASK          0x003f0000
3367 #define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT         16
3368 /*
3369  * SDVO/UDI pixel multiplier.
3370  *
3371  * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3372  * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
3373  * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3374  * dummy bytes in the datastream at an increased clock rate, with both sides of
3375  * the link knowing how many bytes are fill.
3376  *
3377  * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3378  * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
3379  * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3380  * through an SDVO command.
3381  *
3382  * This register field has values of multiplication factor minus 1, with
3383  * a maximum multiplier of 5 for SDVO.
3384  */
3385 #define   DPLL_MD_UDI_MULTIPLIER_MASK           0x00003f00
3386 #define   DPLL_MD_UDI_MULTIPLIER_SHIFT          8
3387 /*
3388  * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3389  * This best be set to the default value (3) or the CRT won't work. No,
3390  * I don't entirely understand what this does...
3391  */
3392 #define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK       0x0000003f
3393 #define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT      0
3394 
3395 #define RAWCLK_FREQ_VLV         _MMIO(VLV_DISPLAY_BASE + 0x6024)
3396 
3397 #define _FPA0   0x6040
3398 #define _FPA1   0x6044
3399 #define _FPB0   0x6048
3400 #define _FPB1   0x604c
3401 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3402 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
3403 #define   FP_N_DIV_MASK         0x003f0000
3404 #define   FP_N_PINEVIEW_DIV_MASK        0x00ff0000
3405 #define   FP_N_DIV_SHIFT                16
3406 #define   FP_M1_DIV_MASK        0x00003f00
3407 #define   FP_M1_DIV_SHIFT                8
3408 #define   FP_M2_DIV_MASK        0x0000003f
3409 #define   FP_M2_PINEVIEW_DIV_MASK       0x000000ff
3410 #define   FP_M2_DIV_SHIFT                0
3411 #define DPLL_TEST       _MMIO(0x606c)
3412 #define   DPLLB_TEST_SDVO_DIV_1         (0 << 22)
3413 #define   DPLLB_TEST_SDVO_DIV_2         (1 << 22)
3414 #define   DPLLB_TEST_SDVO_DIV_4         (2 << 22)
3415 #define   DPLLB_TEST_SDVO_DIV_MASK      (3 << 22)
3416 #define   DPLLB_TEST_N_BYPASS           (1 << 19)
3417 #define   DPLLB_TEST_M_BYPASS           (1 << 18)
3418 #define   DPLLB_INPUT_BUFFER_ENABLE     (1 << 16)
3419 #define   DPLLA_TEST_N_BYPASS           (1 << 3)
3420 #define   DPLLA_TEST_M_BYPASS           (1 << 2)
3421 #define   DPLLA_INPUT_BUFFER_ENABLE     (1 << 0)
3422 #define D_STATE         _MMIO(0x6104)
3423 #define  DSTATE_GFX_RESET_I830                  (1 << 6)
3424 #define  DSTATE_PLL_D3_OFF                      (1 << 3)
3425 #define  DSTATE_GFX_CLOCK_GATING                (1 << 1)
3426 #define  DSTATE_DOT_CLOCK_GATING                (1 << 0)
3427 #define DSPCLK_GATE_D   _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
3428 # define DPUNIT_B_CLOCK_GATE_DISABLE            (1 << 30) /* 965 */
3429 # define VSUNIT_CLOCK_GATE_DISABLE              (1 << 29) /* 965 */
3430 # define VRHUNIT_CLOCK_GATE_DISABLE             (1 << 28) /* 965 */
3431 # define VRDUNIT_CLOCK_GATE_DISABLE             (1 << 27) /* 965 */
3432 # define AUDUNIT_CLOCK_GATE_DISABLE             (1 << 26) /* 965 */
3433 # define DPUNIT_A_CLOCK_GATE_DISABLE            (1 << 25) /* 965 */
3434 # define DPCUNIT_CLOCK_GATE_DISABLE             (1 << 24) /* 965 */
3435 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE       (1 << 24) /* pnv */
3436 # define TVRUNIT_CLOCK_GATE_DISABLE             (1 << 23) /* 915-945 */
3437 # define TVCUNIT_CLOCK_GATE_DISABLE             (1 << 22) /* 915-945 */
3438 # define TVFUNIT_CLOCK_GATE_DISABLE             (1 << 21) /* 915-945 */
3439 # define TVEUNIT_CLOCK_GATE_DISABLE             (1 << 20) /* 915-945 */
3440 # define DVSUNIT_CLOCK_GATE_DISABLE             (1 << 19) /* 915-945 */
3441 # define DSSUNIT_CLOCK_GATE_DISABLE             (1 << 18) /* 915-945 */
3442 # define DDBUNIT_CLOCK_GATE_DISABLE             (1 << 17) /* 915-945 */
3443 # define DPRUNIT_CLOCK_GATE_DISABLE             (1 << 16) /* 915-945 */
3444 # define DPFUNIT_CLOCK_GATE_DISABLE             (1 << 15) /* 915-945 */
3445 # define DPBMUNIT_CLOCK_GATE_DISABLE            (1 << 14) /* 915-945 */
3446 # define DPLSUNIT_CLOCK_GATE_DISABLE            (1 << 13) /* 915-945 */
3447 # define DPLUNIT_CLOCK_GATE_DISABLE             (1 << 12) /* 915-945 */
3448 # define DPOUNIT_CLOCK_GATE_DISABLE             (1 << 11)
3449 # define DPBUNIT_CLOCK_GATE_DISABLE             (1 << 10)
3450 # define DCUNIT_CLOCK_GATE_DISABLE              (1 << 9)
3451 # define DPUNIT_CLOCK_GATE_DISABLE              (1 << 8)
3452 # define VRUNIT_CLOCK_GATE_DISABLE              (1 << 7) /* 915+: reserved */
3453 # define OVHUNIT_CLOCK_GATE_DISABLE             (1 << 6) /* 830-865 */
3454 # define DPIOUNIT_CLOCK_GATE_DISABLE            (1 << 6) /* 915-945 */
3455 # define OVFUNIT_CLOCK_GATE_DISABLE             (1 << 5)
3456 # define OVBUNIT_CLOCK_GATE_DISABLE             (1 << 4)
3457 /*
3458  * This bit must be set on the 830 to prevent hangs when turning off the
3459  * overlay scaler.
3460  */
3461 # define OVRUNIT_CLOCK_GATE_DISABLE             (1 << 3)
3462 # define OVCUNIT_CLOCK_GATE_DISABLE             (1 << 2)
3463 # define OVUUNIT_CLOCK_GATE_DISABLE             (1 << 1)
3464 # define ZVUNIT_CLOCK_GATE_DISABLE              (1 << 0) /* 830 */
3465 # define OVLUNIT_CLOCK_GATE_DISABLE             (1 << 0) /* 845,865 */
3466 
3467 #define RENCLK_GATE_D1          _MMIO(0x6204)
3468 # define BLITTER_CLOCK_GATE_DISABLE             (1 << 13) /* 945GM only */
3469 # define MPEG_CLOCK_GATE_DISABLE                (1 << 12) /* 945GM only */
3470 # define PC_FE_CLOCK_GATE_DISABLE               (1 << 11)
3471 # define PC_BE_CLOCK_GATE_DISABLE               (1 << 10)
3472 # define WINDOWER_CLOCK_GATE_DISABLE            (1 << 9)
3473 # define INTERPOLATOR_CLOCK_GATE_DISABLE        (1 << 8)
3474 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE    (1 << 7)
3475 # define MOTION_COMP_CLOCK_GATE_DISABLE         (1 << 6)
3476 # define MAG_CLOCK_GATE_DISABLE                 (1 << 5)
3477 /* This bit must be unset on 855,865 */
3478 # define MECI_CLOCK_GATE_DISABLE                (1 << 4)
3479 # define DCMP_CLOCK_GATE_DISABLE                (1 << 3)
3480 # define MEC_CLOCK_GATE_DISABLE                 (1 << 2)
3481 # define MECO_CLOCK_GATE_DISABLE                (1 << 1)
3482 /* This bit must be set on 855,865. */
3483 # define SV_CLOCK_GATE_DISABLE                  (1 << 0)
3484 # define I915_MPEG_CLOCK_GATE_DISABLE           (1 << 16)
3485 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE      (1 << 15)
3486 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE    (1 << 14)
3487 # define I915_BD_BF_CLOCK_GATE_DISABLE          (1 << 13)
3488 # define I915_SF_SE_CLOCK_GATE_DISABLE          (1 << 12)
3489 # define I915_WM_CLOCK_GATE_DISABLE             (1 << 11)
3490 # define I915_IZ_CLOCK_GATE_DISABLE             (1 << 10)
3491 # define I915_PI_CLOCK_GATE_DISABLE             (1 << 9)
3492 # define I915_DI_CLOCK_GATE_DISABLE             (1 << 8)
3493 # define I915_SH_SV_CLOCK_GATE_DISABLE          (1 << 7)
3494 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE    (1 << 6)
3495 # define I915_SC_CLOCK_GATE_DISABLE             (1 << 5)
3496 # define I915_FL_CLOCK_GATE_DISABLE             (1 << 4)
3497 # define I915_DM_CLOCK_GATE_DISABLE             (1 << 3)
3498 # define I915_PS_CLOCK_GATE_DISABLE             (1 << 2)
3499 # define I915_CC_CLOCK_GATE_DISABLE             (1 << 1)
3500 # define I915_BY_CLOCK_GATE_DISABLE             (1 << 0)
3501 
3502 # define I965_RCZ_CLOCK_GATE_DISABLE            (1 << 30)
3503 /* This bit must always be set on 965G/965GM */
3504 # define I965_RCC_CLOCK_GATE_DISABLE            (1 << 29)
3505 # define I965_RCPB_CLOCK_GATE_DISABLE           (1 << 28)
3506 # define I965_DAP_CLOCK_GATE_DISABLE            (1 << 27)
3507 # define I965_ROC_CLOCK_GATE_DISABLE            (1 << 26)
3508 # define I965_GW_CLOCK_GATE_DISABLE             (1 << 25)
3509 # define I965_TD_CLOCK_GATE_DISABLE             (1 << 24)
3510 /* This bit must always be set on 965G */
3511 # define I965_ISC_CLOCK_GATE_DISABLE            (1 << 23)
3512 # define I965_IC_CLOCK_GATE_DISABLE             (1 << 22)
3513 # define I965_EU_CLOCK_GATE_DISABLE             (1 << 21)
3514 # define I965_IF_CLOCK_GATE_DISABLE             (1 << 20)
3515 # define I965_TC_CLOCK_GATE_DISABLE             (1 << 19)
3516 # define I965_SO_CLOCK_GATE_DISABLE             (1 << 17)
3517 # define I965_FBC_CLOCK_GATE_DISABLE            (1 << 16)
3518 # define I965_MARI_CLOCK_GATE_DISABLE           (1 << 15)
3519 # define I965_MASF_CLOCK_GATE_DISABLE           (1 << 14)
3520 # define I965_MAWB_CLOCK_GATE_DISABLE           (1 << 13)
3521 # define I965_EM_CLOCK_GATE_DISABLE             (1 << 12)
3522 # define I965_UC_CLOCK_GATE_DISABLE             (1 << 11)
3523 # define I965_SI_CLOCK_GATE_DISABLE             (1 << 6)
3524 # define I965_MT_CLOCK_GATE_DISABLE             (1 << 5)
3525 # define I965_PL_CLOCK_GATE_DISABLE             (1 << 4)
3526 # define I965_DG_CLOCK_GATE_DISABLE             (1 << 3)
3527 # define I965_QC_CLOCK_GATE_DISABLE             (1 << 2)
3528 # define I965_FT_CLOCK_GATE_DISABLE             (1 << 1)
3529 # define I965_DM_CLOCK_GATE_DISABLE             (1 << 0)
3530 
3531 #define RENCLK_GATE_D2          _MMIO(0x6208)
3532 #define VF_UNIT_CLOCK_GATE_DISABLE              (1 << 9)
3533 #define GS_UNIT_CLOCK_GATE_DISABLE              (1 << 7)
3534 #define CL_UNIT_CLOCK_GATE_DISABLE              (1 << 6)
3535 
3536 #define VDECCLK_GATE_D          _MMIO(0x620C)           /* g4x only */
3537 #define  VCP_UNIT_CLOCK_GATE_DISABLE            (1 << 4)
3538 
3539 #define RAMCLK_GATE_D           _MMIO(0x6210)           /* CRL only */
3540 #define DEUC                    _MMIO(0x6214)          /* CRL only */
3541 
3542 #define FW_BLC_SELF_VLV         _MMIO(VLV_DISPLAY_BASE + 0x6500)
3543 #define  FW_CSPWRDWNEN          (1 << 15)
3544 
3545 #define MI_ARB_VLV              _MMIO(VLV_DISPLAY_BASE + 0x6504)
3546 
3547 #define CZCLK_CDCLK_FREQ_RATIO  _MMIO(VLV_DISPLAY_BASE + 0x6508)
3548 #define   CDCLK_FREQ_SHIFT      4
3549 #define   CDCLK_FREQ_MASK       (0x1f << CDCLK_FREQ_SHIFT)
3550 #define   CZCLK_FREQ_MASK       0xf
3551 
3552 #define GCI_CONTROL             _MMIO(VLV_DISPLAY_BASE + 0x650C)
3553 #define   PFI_CREDIT_63         (9 << 28)               /* chv only */
3554 #define   PFI_CREDIT_31         (8 << 28)               /* chv only */
3555 #define   PFI_CREDIT(x)         (((x) - 8) << 28)       /* 8-15 */
3556 #define   PFI_CREDIT_RESEND     (1 << 27)
3557 #define   VGA_FAST_MODE_DISABLE (1 << 14)
3558 
3559 #define GMBUSFREQ_VLV           _MMIO(VLV_DISPLAY_BASE + 0x6510)
3560 
3561 /*
3562  * Palette regs
3563  */
3564 #define _PALETTE_A              0xa000
3565 #define _PALETTE_B              0xa800
3566 #define _CHV_PALETTE_C          0xc000
3567 #define PALETTE(pipe, i)        _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
3568                                       _PICK((pipe), _PALETTE_A,         \
3569                                             _PALETTE_B, _CHV_PALETTE_C) + \
3570                                       (i) * 4)
3571 
3572 /* MCH MMIO space */
3573 
3574 /*
3575  * MCHBAR mirror.
3576  *
3577  * This mirrors the MCHBAR MMIO space whose location is determined by
3578  * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3579  * every way.  It is not accessible from the CP register read instructions.
3580  *
3581  * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3582  * just read.
3583  */
3584 #define MCHBAR_MIRROR_BASE      0x10000
3585 
3586 #define MCHBAR_MIRROR_BASE_SNB  0x140000
3587 
3588 #define CTG_STOLEN_RESERVED             _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3589 #define ELK_STOLEN_RESERVED             _MMIO(MCHBAR_MIRROR_BASE + 0x48)
3590 #define G4X_STOLEN_RESERVED_ADDR1_MASK  (0xFFFF << 16)
3591 #define G4X_STOLEN_RESERVED_ADDR2_MASK  (0xFFF << 4)
3592 #define G4X_STOLEN_RESERVED_ENABLE      (1 << 0)
3593 
3594 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
3595 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3596 
3597 /* 915-945 and GM965 MCH register controlling DRAM channel access */
3598 #define DCC                     _MMIO(MCHBAR_MIRROR_BASE + 0x200)
3599 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL              (0 << 0)
3600 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC     (1 << 0)
3601 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED    (2 << 0)
3602 #define DCC_ADDRESSING_MODE_MASK                        (3 << 0)
3603 #define DCC_CHANNEL_XOR_DISABLE                         (1 << 10)
3604 #define DCC_CHANNEL_XOR_BIT_17                          (1 << 9)
3605 #define DCC2                    _MMIO(MCHBAR_MIRROR_BASE + 0x204)
3606 #define DCC2_MODIFIED_ENHANCED_DISABLE                  (1 << 20)
3607 
3608 /* Pineview MCH register contains DDR3 setting */
3609 #define CSHRDDR3CTL            _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
3610 #define CSHRDDR3CTL_DDR3       (1 << 2)
3611 
3612 /* 965 MCH register controlling DRAM channel configuration */
3613 #define C0DRB3                  _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3614 #define C1DRB3                  _MMIO(MCHBAR_MIRROR_BASE + 0x606)
3615 
3616 /* snb MCH registers for reading the DRAM channel configuration */
3617 #define MAD_DIMM_C0                     _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3618 #define MAD_DIMM_C1                     _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3619 #define MAD_DIMM_C2                     _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
3620 #define   MAD_DIMM_ECC_MASK             (0x3 << 24)
3621 #define   MAD_DIMM_ECC_OFF              (0x0 << 24)
3622 #define   MAD_DIMM_ECC_IO_ON_LOGIC_OFF  (0x1 << 24)
3623 #define   MAD_DIMM_ECC_IO_OFF_LOGIC_ON  (0x2 << 24)
3624 #define   MAD_DIMM_ECC_ON               (0x3 << 24)
3625 #define   MAD_DIMM_ENH_INTERLEAVE       (0x1 << 22)
3626 #define   MAD_DIMM_RANK_INTERLEAVE      (0x1 << 21)
3627 #define   MAD_DIMM_B_WIDTH_X16          (0x1 << 20) /* X8 chips if unset */
3628 #define   MAD_DIMM_A_WIDTH_X16          (0x1 << 19) /* X8 chips if unset */
3629 #define   MAD_DIMM_B_DUAL_RANK          (0x1 << 18)
3630 #define   MAD_DIMM_A_DUAL_RANK          (0x1 << 17)
3631 #define   MAD_DIMM_A_SELECT             (0x1 << 16)
3632 /* DIMM sizes are in multiples of 256mb. */
3633 #define   MAD_DIMM_B_SIZE_SHIFT         8
3634 #define   MAD_DIMM_B_SIZE_MASK          (0xff << MAD_DIMM_B_SIZE_SHIFT)
3635 #define   MAD_DIMM_A_SIZE_SHIFT         0
3636 #define   MAD_DIMM_A_SIZE_MASK          (0xff << MAD_DIMM_A_SIZE_SHIFT)
3637 
3638 /* snb MCH registers for priority tuning */
3639 #define MCH_SSKPD                       _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
3640 #define   MCH_SSKPD_WM0_MASK            0x3f
3641 #define   MCH_SSKPD_WM0_VAL             0xc
3642 
3643 #define MCH_SECP_NRG_STTS               _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
3644 
3645 /* Clocking configuration register */
3646 #define CLKCFG                  _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
3647 #define CLKCFG_FSB_400                                  (5 << 0)        /* hrawclk 100 */
3648 #define CLKCFG_FSB_533                                  (1 << 0)        /* hrawclk 133 */
3649 #define CLKCFG_FSB_667                                  (3 << 0)        /* hrawclk 166 */
3650 #define CLKCFG_FSB_800                                  (2 << 0)        /* hrawclk 200 */
3651 #define CLKCFG_FSB_1067                                 (6 << 0)        /* hrawclk 266 */
3652 #define CLKCFG_FSB_1067_ALT                             (0 << 0)        /* hrawclk 266 */
3653 #define CLKCFG_FSB_1333                                 (7 << 0)        /* hrawclk 333 */
3654 /*
3655  * Note that on at least on ELK the below value is reported for both
3656  * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3657  * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3658  */
3659 #define CLKCFG_FSB_1333_ALT                             (4 << 0)        /* hrawclk 333 */
3660 #define CLKCFG_FSB_MASK                                 (7 << 0)
3661 #define CLKCFG_MEM_533                                  (1 << 4)
3662 #define CLKCFG_MEM_667                                  (2 << 4)
3663 #define CLKCFG_MEM_800                                  (3 << 4)
3664 #define CLKCFG_MEM_MASK                                 (7 << 4)
3665 
3666 #define HPLLVCO                 _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3667 #define HPLLVCO_MOBILE          _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
3668 
3669 #define TSC1                    _MMIO(0x11001)
3670 #define   TSE                   (1 << 0)
3671 #define TR1                     _MMIO(0x11006)
3672 #define TSFS                    _MMIO(0x11020)
3673 #define   TSFS_SLOPE_MASK       0x0000ff00
3674 #define   TSFS_SLOPE_SHIFT      8
3675 #define   TSFS_INTR_MASK        0x000000ff
3676 
3677 #define CRSTANDVID              _MMIO(0x11100)
3678 #define PXVFREQ(fstart)         _MMIO(0x11110 + (fstart) * 4)  /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
3679 #define   PXVFREQ_PX_MASK       0x7f000000
3680 #define   PXVFREQ_PX_SHIFT      24
3681 #define VIDFREQ_BASE            _MMIO(0x11110)
3682 #define VIDFREQ1                _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3683 #define VIDFREQ2                _MMIO(0x11114)
3684 #define VIDFREQ3                _MMIO(0x11118)
3685 #define VIDFREQ4                _MMIO(0x1111c)
3686 #define   VIDFREQ_P0_MASK       0x1f000000
3687 #define   VIDFREQ_P0_SHIFT      24
3688 #define   VIDFREQ_P0_CSCLK_MASK 0x00f00000
3689 #define   VIDFREQ_P0_CSCLK_SHIFT 20
3690 #define   VIDFREQ_P0_CRCLK_MASK 0x000f0000
3691 #define   VIDFREQ_P0_CRCLK_SHIFT 16
3692 #define   VIDFREQ_P1_MASK       0x00001f00
3693 #define   VIDFREQ_P1_SHIFT      8
3694 #define   VIDFREQ_P1_CSCLK_MASK 0x000000f0
3695 #define   VIDFREQ_P1_CSCLK_SHIFT 4
3696 #define   VIDFREQ_P1_CRCLK_MASK 0x0000000f
3697 #define INTTOEXT_BASE_ILK       _MMIO(0x11300)
3698 #define INTTOEXT_BASE           _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
3699 #define   INTTOEXT_MAP3_SHIFT   24
3700 #define   INTTOEXT_MAP3_MASK    (0x1f << INTTOEXT_MAP3_SHIFT)
3701 #define   INTTOEXT_MAP2_SHIFT   16
3702 #define   INTTOEXT_MAP2_MASK    (0x1f << INTTOEXT_MAP2_SHIFT)
3703 #define   INTTOEXT_MAP1_SHIFT   8
3704 #define   INTTOEXT_MAP1_MASK    (0x1f << INTTOEXT_MAP1_SHIFT)
3705 #define   INTTOEXT_MAP0_SHIFT   0
3706 #define   INTTOEXT_MAP0_MASK    (0x1f << INTTOEXT_MAP0_SHIFT)
3707 #define MEMSWCTL                _MMIO(0x11170) /* Ironlake only */
3708 #define   MEMCTL_CMD_MASK       0xe000
3709 #define   MEMCTL_CMD_SHIFT      13
3710 #define   MEMCTL_CMD_RCLK_OFF   0
3711 #define   MEMCTL_CMD_RCLK_ON    1
3712 #define   MEMCTL_CMD_CHFREQ     2
3713 #define   MEMCTL_CMD_CHVID      3
3714 #define   MEMCTL_CMD_VMMOFF     4
3715 #define   MEMCTL_CMD_VMMON      5
3716 #define   MEMCTL_CMD_STS        (1 << 12) /* write 1 triggers command, clears
3717                                            when command complete */
3718 #define   MEMCTL_FREQ_MASK      0x0f00 /* jitter, from 0-15 */
3719 #define   MEMCTL_FREQ_SHIFT     8
3720 #define   MEMCTL_SFCAVM         (1 << 7)
3721 #define   MEMCTL_TGT_VID_MASK   0x007f
3722 #define MEMIHYST                _MMIO(0x1117c)
3723 #define MEMINTREN               _MMIO(0x11180) /* 16 bits */
3724 #define   MEMINT_RSEXIT_EN      (1 << 8)
3725 #define   MEMINT_CX_SUPR_EN     (1 << 7)
3726 #define   MEMINT_CONT_BUSY_EN   (1 << 6)
3727 #define   MEMINT_AVG_BUSY_EN    (1 << 5)
3728 #define   MEMINT_EVAL_CHG_EN    (1 << 4)
3729 #define   MEMINT_MON_IDLE_EN    (1 << 3)
3730 #define   MEMINT_UP_EVAL_EN     (1 << 2)
3731 #define   MEMINT_DOWN_EVAL_EN   (1 << 1)
3732 #define   MEMINT_SW_CMD_EN      (1 << 0)
3733 #define MEMINTRSTR              _MMIO(0x11182) /* 16 bits */
3734 #define   MEM_RSEXIT_MASK       0xc000
3735 #define   MEM_RSEXIT_SHIFT      14
3736 #define   MEM_CONT_BUSY_MASK    0x3000
3737 #define   MEM_CONT_BUSY_SHIFT   12
3738 #define   MEM_AVG_BUSY_MASK     0x0c00
3739 #define   MEM_AVG_BUSY_SHIFT    10
3740 #define   MEM_EVAL_CHG_MASK     0x0300
3741 #define   MEM_EVAL_BUSY_SHIFT   8
3742 #define   MEM_MON_IDLE_MASK     0x00c0
3743 #define   MEM_MON_IDLE_SHIFT    6
3744 #define   MEM_UP_EVAL_MASK      0x0030
3745 #define   MEM_UP_EVAL_SHIFT     4
3746 #define   MEM_DOWN_EVAL_MASK    0x000c
3747 #define   MEM_DOWN_EVAL_SHIFT   2
3748 #define   MEM_SW_CMD_MASK       0x0003
3749 #define   MEM_INT_STEER_GFX     0
3750 #define   MEM_INT_STEER_CMR     1
3751 #define   MEM_INT_STEER_SMI     2
3752 #define   MEM_INT_STEER_SCI     3
3753 #define MEMINTRSTS              _MMIO(0x11184)
3754 #define   MEMINT_RSEXIT         (1 << 7)
3755 #define   MEMINT_CONT_BUSY      (1 << 6)
3756 #define   MEMINT_AVG_BUSY       (1 << 5)
3757 #define   MEMINT_EVAL_CHG       (1 << 4)
3758 #define   MEMINT_MON_IDLE       (1 << 3)
3759 #define   MEMINT_UP_EVAL        (1 << 2)
3760 #define   MEMINT_DOWN_EVAL      (1 << 1)
3761 #define   MEMINT_SW_CMD         (1 << 0)
3762 #define MEMMODECTL              _MMIO(0x11190)
3763 #define   MEMMODE_BOOST_EN      (1 << 31)
3764 #define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3765 #define   MEMMODE_BOOST_FREQ_SHIFT 24
3766 #define   MEMMODE_IDLE_MODE_MASK 0x00030000
3767 #define   MEMMODE_IDLE_MODE_SHIFT 16
3768 #define   MEMMODE_IDLE_MODE_EVAL 0
3769 #define   MEMMODE_IDLE_MODE_CONT 1
3770 #define   MEMMODE_HWIDLE_EN     (1 << 15)
3771 #define   MEMMODE_SWMODE_EN     (1 << 14)
3772 #define   MEMMODE_RCLK_GATE     (1 << 13)
3773 #define   MEMMODE_HW_UPDATE     (1 << 12)
3774 #define   MEMMODE_FSTART_MASK   0x00000f00 /* starting jitter, 0-15 */
3775 #define   MEMMODE_FSTART_SHIFT  8
3776 #define   MEMMODE_FMAX_MASK     0x000000f0 /* max jitter, 0-15 */
3777 #define   MEMMODE_FMAX_SHIFT    4
3778 #define   MEMMODE_FMIN_MASK     0x0000000f /* min jitter, 0-15 */
3779 #define RCBMAXAVG               _MMIO(0x1119c)
3780 #define MEMSWCTL2               _MMIO(0x1119e) /* Cantiga only */
3781 #define   SWMEMCMD_RENDER_OFF   (0 << 13)
3782 #define   SWMEMCMD_RENDER_ON    (1 << 13)
3783 #define   SWMEMCMD_SWFREQ       (2 << 13)
3784 #define   SWMEMCMD_TARVID       (3 << 13)
3785 #define   SWMEMCMD_VRM_OFF      (4 << 13)
3786 #define   SWMEMCMD_VRM_ON       (5 << 13)
3787 #define   CMDSTS                (1 << 12)
3788 #define   SFCAVM                (1 << 11)
3789 #define   SWFREQ_MASK           0x0380 /* P0-7 */
3790 #define   SWFREQ_SHIFT          7
3791 #define   TARVID_MASK           0x001f
3792 #define MEMSTAT_CTG             _MMIO(0x111a0)
3793 #define RCBMINAVG               _MMIO(0x111a0)
3794 #define RCUPEI                  _MMIO(0x111b0)
3795 #define RCDNEI                  _MMIO(0x111b4)
3796 #define RSTDBYCTL               _MMIO(0x111b8)
3797 #define   RS1EN                 (1 << 31)
3798 #define   RS2EN                 (1 << 30)
3799 #define   RS3EN                 (1 << 29)
3800 #define   D3RS3EN               (1 << 28) /* Display D3 imlies RS3 */
3801 #define   SWPROMORSX            (1 << 27) /* RSx promotion timers ignored */
3802 #define   RCWAKERW              (1 << 26) /* Resetwarn from PCH causes wakeup */
3803 #define   DPRSLPVREN            (1 << 25) /* Fast voltage ramp enable */
3804 #define   GFXTGHYST             (1 << 24) /* Hysteresis to allow trunk gating */
3805 #define   RCX_SW_EXIT           (1 << 23) /* Leave RSx and prevent re-entry */
3806 #define   RSX_STATUS_MASK       (7 << 20)
3807 #define   RSX_STATUS_ON         (0 << 20)
3808 #define   RSX_STATUS_RC1        (1 << 20)
3809 #define   RSX_STATUS_RC1E       (2 << 20)
3810 #define   RSX_STATUS_RS1        (3 << 20)
3811 #define   RSX_STATUS_RS2        (4 << 20) /* aka rc6 */
3812 #define   RSX_STATUS_RSVD       (5 << 20) /* deep rc6 unsupported on ilk */
3813 #define   RSX_STATUS_RS3        (6 << 20) /* rs3 unsupported on ilk */
3814 #define   RSX_STATUS_RSVD2      (7 << 20)
3815 #define   UWRCRSXE              (1 << 19) /* wake counter limit prevents rsx */
3816 #define   RSCRP                 (1 << 18) /* rs requests control on rs1/2 reqs */
3817 #define   JRSC                  (1 << 17) /* rsx coupled to cpu c-state */
3818 #define   RS2INC0               (1 << 16) /* allow rs2 in cpu c0 */
3819 #define   RS1CONTSAV_MASK       (3 << 14)
3820 #define   RS1CONTSAV_NO_RS1     (0 << 14) /* rs1 doesn't save/restore context */
3821 #define   RS1CONTSAV_RSVD       (1 << 14)
3822 #define   RS1CONTSAV_SAVE_RS1   (2 << 14) /* rs1 saves context */
3823 #define   RS1CONTSAV_FULL_RS1   (3 << 14) /* rs1 saves and restores context */
3824 #define   NORMSLEXLAT_MASK      (3 << 12)
3825 #define   SLOW_RS123            (0 << 12)
3826 #define   SLOW_RS23             (1 << 12)
3827 #define   SLOW_RS3              (2 << 12)
3828 #define   NORMAL_RS123          (3 << 12)
3829 #define   RCMODE_TIMEOUT        (1 << 11) /* 0 is eval interval method */
3830 #define   IMPROMOEN             (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3831 #define   RCENTSYNC             (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3832 #define   STATELOCK             (1 << 7) /* locked to rs_cstate if 0 */
3833 #define   RS_CSTATE_MASK        (3 << 4)
3834 #define   RS_CSTATE_C367_RS1    (0 << 4)
3835 #define   RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3836 #define   RS_CSTATE_RSVD        (2 << 4)
3837 #define   RS_CSTATE_C367_RS2    (3 << 4)
3838 #define   REDSAVES              (1 << 3) /* no context save if was idle during rs0 */
3839 #define   REDRESTORES           (1 << 2) /* no restore if was idle during rs0 */
3840 #define VIDCTL                  _MMIO(0x111c0)
3841 #define VIDSTS                  _MMIO(0x111c8)
3842 #define VIDSTART                _MMIO(0x111cc) /* 8 bits */
3843 #define MEMSTAT_ILK             _MMIO(0x111f8)
3844 #define   MEMSTAT_VID_MASK      0x7f00
3845 #define   MEMSTAT_VID_SHIFT     8
3846 #define   MEMSTAT_PSTATE_MASK   0x00f8
3847 #define   MEMSTAT_PSTATE_SHIFT  3
3848 #define   MEMSTAT_MON_ACTV      (1 << 2)
3849 #define   MEMSTAT_SRC_CTL_MASK  0x0003
3850 #define   MEMSTAT_SRC_CTL_CORE  0
3851 #define   MEMSTAT_SRC_CTL_TRB   1
3852 #define   MEMSTAT_SRC_CTL_THM   2
3853 #define   MEMSTAT_SRC_CTL_STDBY 3
3854 #define RCPREVBSYTUPAVG         _MMIO(0x113b8)
3855 #define RCPREVBSYTDNAVG         _MMIO(0x113bc)
3856 #define PMMISC                  _MMIO(0x11214)
3857 #define   MCPPCE_EN             (1 << 0) /* enable PM_MSG from PCH->MPC */
3858 #define SDEW                    _MMIO(0x1124c)
3859 #define CSIEW0                  _MMIO(0x11250)
3860 #define CSIEW1                  _MMIO(0x11254)
3861 #define CSIEW2                  _MMIO(0x11258)
3862 #define PEW(i)                  _MMIO(0x1125c + (i) * 4) /* 5 registers */
3863 #define DEW(i)                  _MMIO(0x11270 + (i) * 4) /* 3 registers */
3864 #define MCHAFE                  _MMIO(0x112c0)
3865 #define CSIEC                   _MMIO(0x112e0)
3866 #define DMIEC                   _MMIO(0x112e4)
3867 #define DDREC                   _MMIO(0x112e8)
3868 #define PEG0EC                  _MMIO(0x112ec)
3869 #define PEG1EC                  _MMIO(0x112f0)
3870 #define GFXEC                   _MMIO(0x112f4)
3871 #define RPPREVBSYTUPAVG         _MMIO(0x113b8)
3872 #define RPPREVBSYTDNAVG         _MMIO(0x113bc)
3873 #define ECR                     _MMIO(0x11600)
3874 #define   ECR_GPFE              (1 << 31)
3875 #define   ECR_IMONE             (1 << 30)
3876 #define   ECR_CAP_MASK          0x0000001f /* Event range, 0-31 */
3877 #define OGW0                    _MMIO(0x11608)
3878 #define OGW1                    _MMIO(0x1160c)
3879 #define EG0                     _MMIO(0x11610)
3880 #define EG1                     _MMIO(0x11614)
3881 #define EG2                     _MMIO(0x11618)
3882 #define EG3                     _MMIO(0x1161c)
3883 #define EG4                     _MMIO(0x11620)
3884 #define EG5                     _MMIO(0x11624)
3885 #define EG6                     _MMIO(0x11628)
3886 #define EG7                     _MMIO(0x1162c)
3887 #define PXW(i)                  _MMIO(0x11664 + (i) * 4) /* 4 registers */
3888 #define PXWL(i)                 _MMIO(0x11680 + (i) * 8) /* 8 registers */
3889 #define LCFUSE02                _MMIO(0x116c0)
3890 #define   LCFUSE_HIV_MASK       0x000000ff
3891 #define CSIPLL0                 _MMIO(0x12c10)
3892 #define DDRMPLL1                _MMIO(0X12c20)
3893 #define PEG_BAND_GAP_DATA       _MMIO(0x14d68)
3894 
3895 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
3896 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
3897 
3898 #define GEN6_GT_PERF_STATUS     _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3899 #define BXT_GT_PERF_STATUS      _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3900 #define GEN6_RP_STATE_LIMITS    _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3901 #define GEN6_RP_STATE_CAP       _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3902 #define BXT_RP_STATE_CAP        _MMIO(0x138170)
3903 
3904 /*
3905  * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3906  * 8300) freezing up around GPU hangs. Looks as if even
3907  * scheduling/timer interrupts start misbehaving if the RPS
3908  * EI/thresholds are "bad", leading to a very sluggish or even
3909  * frozen machine.
3910  */
3911 #define INTERVAL_1_28_US(us)    roundup(((us) * 100) >> 7, 25)
3912 #define INTERVAL_1_33_US(us)    (((us) * 3)   >> 2)
3913 #define INTERVAL_0_833_US(us)   (((us) * 6) / 5)
3914 #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
3915                                 (IS_GEN9_LP(dev_priv) ? \
3916                                 INTERVAL_0_833_US(us) : \
3917                                 INTERVAL_1_33_US(us)) : \
3918                                 INTERVAL_1_28_US(us))
3919 
3920 #define INTERVAL_1_28_TO_US(interval)  (((interval) << 7) / 100)
3921 #define INTERVAL_1_33_TO_US(interval)  (((interval) << 2) / 3)
3922 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5)  / 6)
3923 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
3924                            (IS_GEN9_LP(dev_priv) ? \
3925                            INTERVAL_0_833_TO_US(interval) : \
3926                            INTERVAL_1_33_TO_US(interval)) : \
3927                            INTERVAL_1_28_TO_US(interval))
3928 
3929 /*
3930  * Logical Context regs
3931  */
3932 #define CCID(base)                      _MMIO((base) + 0x180)
3933 #define   CCID_EN                       BIT(0)
3934 #define   CCID_EXTENDED_STATE_RESTORE   BIT(2)
3935 #define   CCID_EXTENDED_STATE_SAVE      BIT(3)
3936 /*
3937  * Notes on SNB/IVB/VLV context size:
3938  * - Power context is saved elsewhere (LLC or stolen)
3939  * - Ring/execlist context is saved on SNB, not on IVB
3940  * - Extended context size already includes render context size
3941  * - We always need to follow the extended context size.
3942  *   SNB BSpec has comments indicating that we should use the
3943  *   render context size instead if execlists are disabled, but
3944  *   based on empirical testing that's just nonsense.
3945  * - Pipelined/VF state is saved on SNB/IVB respectively
3946  * - GT1 size just indicates how much of render context
3947  *   doesn't need saving on GT1
3948  */
3949 #define CXT_SIZE                _MMIO(0x21a0)
3950 #define GEN6_CXT_POWER_SIZE(cxt_reg)    (((cxt_reg) >> 24) & 0x3f)
3951 #define GEN6_CXT_RING_SIZE(cxt_reg)     (((cxt_reg) >> 18) & 0x3f)
3952 #define GEN6_CXT_RENDER_SIZE(cxt_reg)   (((cxt_reg) >> 12) & 0x3f)
3953 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3954 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
3955 #define GEN6_CXT_TOTAL_SIZE(cxt_reg)    (GEN6_CXT_RING_SIZE(cxt_reg) + \
3956                                         GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3957                                         GEN6_CXT_PIPELINE_SIZE(cxt_reg))
3958 #define GEN7_CXT_SIZE           _MMIO(0x21a8)
3959 #define GEN7_CXT_POWER_SIZE(ctx_reg)    (((ctx_reg) >> 25) & 0x7f)
3960 #define GEN7_CXT_RING_SIZE(ctx_reg)     (((ctx_reg) >> 22) & 0x7)
3961 #define GEN7_CXT_RENDER_SIZE(ctx_reg)   (((ctx_reg) >> 16) & 0x3f)
3962 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3963 #define GEN7_CXT_GT1_SIZE(ctx_reg)      (((ctx_reg) >> 6) & 0x7)
3964 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg)  (((ctx_reg) >> 0) & 0x3f)
3965 #define GEN7_CXT_TOTAL_SIZE(ctx_reg)    (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
3966                                          GEN7_CXT_VFSTATE_SIZE(ctx_reg))
3967 
3968 enum {
3969         INTEL_ADVANCED_CONTEXT = 0,
3970         INTEL_LEGACY_32B_CONTEXT,
3971         INTEL_ADVANCED_AD_CONTEXT,
3972         INTEL_LEGACY_64B_CONTEXT
3973 };
3974 
3975 enum {
3976         FAULT_AND_HANG = 0,
3977         FAULT_AND_HALT, /* Debug only */
3978         FAULT_AND_STREAM,
3979         FAULT_AND_CONTINUE /* Unsupported */
3980 };
3981 
3982 #define GEN8_CTX_VALID (1 << 0)
3983 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3984 #define GEN8_CTX_FORCE_RESTORE (1 << 2)
3985 #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3986 #define GEN8_CTX_PRIVILEGE (1 << 8)
3987 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
3988 
3989 #define GEN8_CTX_ID_SHIFT 32
3990 #define GEN8_CTX_ID_WIDTH 21
3991 #define GEN11_SW_CTX_ID_SHIFT 37
3992 #define GEN11_SW_CTX_ID_WIDTH 11
3993 #define GEN11_ENGINE_CLASS_SHIFT 61
3994 #define GEN11_ENGINE_CLASS_WIDTH 3
3995 #define GEN11_ENGINE_INSTANCE_SHIFT 48
3996 #define GEN11_ENGINE_INSTANCE_WIDTH 6
3997 
3998 #define CHV_CLK_CTL1                    _MMIO(0x101100)
3999 #define VLV_CLK_CTL2                    _MMIO(0x101104)
4000 #define   CLK_CTL2_CZCOUNT_30NS_SHIFT   28
4001 
4002 /*
4003  * Overlay regs
4004  */
4005 
4006 #define OVADD                   _MMIO(0x30000)
4007 #define DOVSTA                  _MMIO(0x30008)
4008 #define OC_BUF                  (0x3 << 20)
4009 #define OGAMC5                  _MMIO(0x30010)
4010 #define OGAMC4                  _MMIO(0x30014)
4011 #define OGAMC3                  _MMIO(0x30018)
4012 #define OGAMC2                  _MMIO(0x3001c)
4013 #define OGAMC1                  _MMIO(0x30020)
4014 #define OGAMC0                  _MMIO(0x30024)
4015 
4016 /*
4017  * GEN9 clock gating regs
4018  */
4019 #define GEN9_CLKGATE_DIS_0              _MMIO(0x46530)
4020 #define   DARBF_GATING_DIS              (1 << 27)
4021 #define   PWM2_GATING_DIS               (1 << 14)
4022 #define   PWM1_GATING_DIS               (1 << 13)
4023 
4024 #define GEN9_CLKGATE_DIS_4              _MMIO(0x4653C)
4025 #define   BXT_GMBUS_GATING_DIS          (1 << 14)
4026 
4027 #define _CLKGATE_DIS_PSL_A              0x46520
4028 #define _CLKGATE_DIS_PSL_B              0x46524
4029 #define _CLKGATE_DIS_PSL_C              0x46528
4030 #define   DUPS1_GATING_DIS              (1 << 15)
4031 #define   DUPS2_GATING_DIS              (1 << 19)
4032 #define   DUPS3_GATING_DIS              (1 << 23)
4033 #define   DPF_GATING_DIS                (1 << 10)
4034 #define   DPF_RAM_GATING_DIS            (1 << 9)
4035 #define   DPFR_GATING_DIS               (1 << 8)
4036 
4037 #define CLKGATE_DIS_PSL(pipe) \
4038         _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4039 
4040 /*
4041  * GEN10 clock gating regs
4042  */
4043 #define SLICE_UNIT_LEVEL_CLKGATE        _MMIO(0x94d4)
4044 #define  SARBUNIT_CLKGATE_DIS           (1 << 5)
4045 #define  RCCUNIT_CLKGATE_DIS            (1 << 7)
4046 #define  MSCUNIT_CLKGATE_DIS            (1 << 10)
4047 
4048 #define SUBSLICE_UNIT_LEVEL_CLKGATE     _MMIO(0x9524)
4049 #define  GWUNIT_CLKGATE_DIS             (1 << 16)
4050 
4051 #define UNSLICE_UNIT_LEVEL_CLKGATE      _MMIO(0x9434)
4052 #define   VFUNIT_CLKGATE_DIS            REG_BIT(20)
4053 #define   HSUNIT_CLKGATE_DIS            REG_BIT(8)
4054 #define   VSUNIT_CLKGATE_DIS            REG_BIT(3)
4055 
4056 #define UNSLICE_UNIT_LEVEL_CLKGATE2     _MMIO(0x94e4)
4057 #define   VSUNIT_CLKGATE_DIS_TGL        REG_BIT(19)
4058 #define   PSDUNIT_CLKGATE_DIS           REG_BIT(5)
4059 
4060 #define INF_UNIT_LEVEL_CLKGATE          _MMIO(0x9560)
4061 #define   CGPSF_CLKGATE_DIS             (1 << 3)
4062 
4063 /*
4064  * Display engine regs
4065  */
4066 
4067 /* Pipe A CRC regs */
4068 #define _PIPE_CRC_CTL_A                 0x60050
4069 #define   PIPE_CRC_ENABLE               (1 << 31)
4070 /* skl+ source selection */
4071 #define   PIPE_CRC_SOURCE_PLANE_1_SKL   (0 << 28)
4072 #define   PIPE_CRC_SOURCE_PLANE_2_SKL   (2 << 28)
4073 #define   PIPE_CRC_SOURCE_DMUX_SKL      (4 << 28)
4074 #define   PIPE_CRC_SOURCE_PLANE_3_SKL   (6 << 28)
4075 #define   PIPE_CRC_SOURCE_PLANE_4_SKL   (7 << 28)
4076 #define   PIPE_CRC_SOURCE_PLANE_5_SKL   (5 << 28)
4077 #define   PIPE_CRC_SOURCE_PLANE_6_SKL   (3 << 28)
4078 #define   PIPE_CRC_SOURCE_PLANE_7_SKL   (1 << 28)
4079 /* ivb+ source selection */
4080 #define   PIPE_CRC_SOURCE_PRIMARY_IVB   (0 << 29)
4081 #define   PIPE_CRC_SOURCE_SPRITE_IVB    (1 << 29)
4082 #define   PIPE_CRC_SOURCE_PF_IVB        (2 << 29)
4083 /* ilk+ source selection */
4084 #define   PIPE_CRC_SOURCE_PRIMARY_ILK   (0 << 28)
4085 #define   PIPE_CRC_SOURCE_SPRITE_ILK    (1 << 28)
4086 #define   PIPE_CRC_SOURCE_PIPE_ILK      (2 << 28)
4087 /* embedded DP port on the north display block, reserved on ivb */
4088 #define   PIPE_CRC_SOURCE_PORT_A_ILK    (4 << 28)
4089 #define   PIPE_CRC_SOURCE_FDI_ILK       (5 << 28) /* reserved on ivb */
4090 /* vlv source selection */
4091 #define   PIPE_CRC_SOURCE_PIPE_VLV      (0 << 27)
4092 #define   PIPE_CRC_SOURCE_HDMIB_VLV     (1 << 27)
4093 #define   PIPE_CRC_SOURCE_HDMIC_VLV     (2 << 27)
4094 /* with DP port the pipe source is invalid */
4095 #define   PIPE_CRC_SOURCE_DP_D_VLV      (3 << 27)
4096 #define   PIPE_CRC_SOURCE_DP_B_VLV      (6 << 27)
4097 #define   PIPE_CRC_SOURCE_DP_C_VLV      (7 << 27)
4098 /* gen3+ source selection */
4099 #define   PIPE_CRC_SOURCE_PIPE_I9XX     (0 << 28)
4100 #define   PIPE_CRC_SOURCE_SDVOB_I9XX    (1 << 28)
4101 #define   PIPE_CRC_SOURCE_SDVOC_I9XX    (2 << 28)
4102 /* with DP/TV port the pipe source is invalid */
4103 #define   PIPE_CRC_SOURCE_DP_D_G4X      (3 << 28)
4104 #define   PIPE_CRC_SOURCE_TV_PRE        (4 << 28)
4105 #define   PIPE_CRC_SOURCE_TV_POST       (5 << 28)
4106 #define   PIPE_CRC_SOURCE_DP_B_G4X      (6 << 28)
4107 #define   PIPE_CRC_SOURCE_DP_C_G4X      (7 << 28)
4108 /* gen2 doesn't have source selection bits */
4109 #define   PIPE_CRC_INCLUDE_BORDER_I8XX  (1 << 30)
4110 
4111 #define _PIPE_CRC_RES_1_A_IVB           0x60064
4112 #define _PIPE_CRC_RES_2_A_IVB           0x60068
4113 #define _PIPE_CRC_RES_3_A_IVB           0x6006c
4114 #define _PIPE_CRC_RES_4_A_IVB           0x60070
4115 #define _PIPE_CRC_RES_5_A_IVB           0x60074
4116 
4117 #define _PIPE_CRC_RES_RED_A             0x60060
4118 #define _PIPE_CRC_RES_GREEN_A           0x60064
4119 #define _PIPE_CRC_RES_BLUE_A            0x60068
4120 #define _PIPE_CRC_RES_RES1_A_I915       0x6006c
4121 #define _PIPE_CRC_RES_RES2_A_G4X        0x60080
4122 
4123 /* Pipe B CRC regs */
4124 #define _PIPE_CRC_RES_1_B_IVB           0x61064
4125 #define _PIPE_CRC_RES_2_B_IVB           0x61068
4126 #define _PIPE_CRC_RES_3_B_IVB           0x6106c
4127 #define _PIPE_CRC_RES_4_B_IVB           0x61070
4128 #define _PIPE_CRC_RES_5_B_IVB           0x61074
4129 
4130 #define PIPE_CRC_CTL(pipe)              _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4131 #define PIPE_CRC_RES_1_IVB(pipe)        _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4132 #define PIPE_CRC_RES_2_IVB(pipe)        _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4133 #define PIPE_CRC_RES_3_IVB(pipe)        _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4134 #define PIPE_CRC_RES_4_IVB(pipe)        _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4135 #define PIPE_CRC_RES_5_IVB(pipe)        _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4136 
4137 #define PIPE_CRC_RES_RED(pipe)          _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4138 #define PIPE_CRC_RES_GREEN(pipe)        _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4139 #define PIPE_CRC_RES_BLUE(pipe)         _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4140 #define PIPE_CRC_RES_RES1_I915(pipe)    _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4141 #define PIPE_CRC_RES_RES2_G4X(pipe)     _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
4142 
4143 /* Pipe A timing regs */
4144 #define _HTOTAL_A       0x60000
4145 #define _HBLANK_A       0x60004
4146 #define _HSYNC_A        0x60008
4147 #define _VTOTAL_A       0x6000c
4148 #define _VBLANK_A       0x60010
4149 #define _VSYNC_A        0x60014
4150 #define _PIPEASRC       0x6001c
4151 #define _BCLRPAT_A      0x60020
4152 #define _VSYNCSHIFT_A   0x60028
4153 #define _PIPE_MULT_A    0x6002c
4154 
4155 /* Pipe B timing regs */
4156 #define _HTOTAL_B       0x61000
4157 #define _HBLANK_B       0x61004
4158 #define _HSYNC_B        0x61008
4159 #define _VTOTAL_B       0x6100c
4160 #define _VBLANK_B       0x61010
4161 #define _VSYNC_B        0x61014
4162 #define _PIPEBSRC       0x6101c
4163 #define _BCLRPAT_B      0x61020
4164 #define _VSYNCSHIFT_B   0x61028
4165 #define _PIPE_MULT_B    0x6102c
4166 
4167 /* DSI 0 timing regs */
4168 #define _HTOTAL_DSI0            0x6b000
4169 #define _HSYNC_DSI0             0x6b008
4170 #define _VTOTAL_DSI0            0x6b00c
4171 #define _VSYNC_DSI0             0x6b014
4172 #define _VSYNCSHIFT_DSI0        0x6b028
4173 
4174 /* DSI 1 timing regs */
4175 #define _HTOTAL_DSI1            0x6b800
4176 #define _HSYNC_DSI1             0x6b808
4177 #define _VTOTAL_DSI1            0x6b80c
4178 #define _VSYNC_DSI1             0x6b814
4179 #define _VSYNCSHIFT_DSI1        0x6b828
4180 
4181 #define TRANSCODER_A_OFFSET 0x60000
4182 #define TRANSCODER_B_OFFSET 0x61000
4183 #define TRANSCODER_C_OFFSET 0x62000
4184 #define CHV_TRANSCODER_C_OFFSET 0x63000
4185 #define TRANSCODER_D_OFFSET 0x63000
4186 #define TRANSCODER_EDP_OFFSET 0x6f000
4187 #define TRANSCODER_DSI0_OFFSET  0x6b000
4188 #define TRANSCODER_DSI1_OFFSET  0x6b800
4189 
4190 #define HTOTAL(trans)           _MMIO_TRANS2(trans, _HTOTAL_A)
4191 #define HBLANK(trans)           _MMIO_TRANS2(trans, _HBLANK_A)
4192 #define HSYNC(trans)            _MMIO_TRANS2(trans, _HSYNC_A)
4193 #define VTOTAL(trans)           _MMIO_TRANS2(trans, _VTOTAL_A)
4194 #define VBLANK(trans)           _MMIO_TRANS2(trans, _VBLANK_A)
4195 #define VSYNC(trans)            _MMIO_TRANS2(trans, _VSYNC_A)
4196 #define BCLRPAT(trans)          _MMIO_TRANS2(trans, _BCLRPAT_A)
4197 #define VSYNCSHIFT(trans)       _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4198 #define PIPESRC(trans)          _MMIO_TRANS2(trans, _PIPEASRC)
4199 #define PIPE_MULT(trans)        _MMIO_TRANS2(trans, _PIPE_MULT_A)
4200 
4201 /* HSW+ eDP PSR registers */
4202 #define HSW_EDP_PSR_BASE        0x64800
4203 #define BDW_EDP_PSR_BASE        0x6f800
4204 #define EDP_PSR_CTL                             _MMIO(dev_priv->psr_mmio_base + 0)
4205 #define   EDP_PSR_ENABLE                        (1 << 31)
4206 #define   BDW_PSR_SINGLE_FRAME                  (1 << 30)
4207 #define   EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK   (1 << 29) /* SW can't modify */
4208 #define   EDP_PSR_LINK_STANDBY                  (1 << 27)
4209 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_MASK      (3 << 25)
4210 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES   (0 << 25)
4211 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES   (1 << 25)
4212 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES   (2 << 25)
4213 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES   (3 << 25)
4214 #define   EDP_PSR_MAX_SLEEP_TIME_SHIFT          20
4215 #define   EDP_PSR_SKIP_AUX_EXIT                 (1 << 12)
4216 #define   EDP_PSR_TP1_TP2_SEL                   (0 << 11)
4217 #define   EDP_PSR_TP1_TP3_SEL                   (1 << 11)
4218 #define   EDP_PSR_CRC_ENABLE                    (1 << 10) /* BDW+ */
4219 #define   EDP_PSR_TP2_TP3_TIME_500us            (0 << 8)
4220 #define   EDP_PSR_TP2_TP3_TIME_100us            (1 << 8)
4221 #define   EDP_PSR_TP2_TP3_TIME_2500us           (2 << 8)
4222 #define   EDP_PSR_TP2_TP3_TIME_0us              (3 << 8)
4223 #define   EDP_PSR_TP4_TIME_0US                  (3 << 6) /* ICL+ */
4224 #define   EDP_PSR_TP1_TIME_500us                (0 << 4)
4225 #define   EDP_PSR_TP1_TIME_100us                (1 << 4)
4226 #define   EDP_PSR_TP1_TIME_2500us               (2 << 4)
4227 #define   EDP_PSR_TP1_TIME_0us                  (3 << 4)
4228 #define   EDP_PSR_IDLE_FRAME_SHIFT              0
4229 
4230 /* Bspec claims those aren't shifted but stay at 0x64800 */
4231 #define EDP_PSR_IMR                             _MMIO(0x64834)
4232 #define EDP_PSR_IIR                             _MMIO(0x64838)
4233 #define   EDP_PSR_ERROR(shift)                  (1 << ((shift) + 2))
4234 #define   EDP_PSR_POST_EXIT(shift)              (1 << ((shift) + 1))
4235 #define   EDP_PSR_PRE_ENTRY(shift)              (1 << (shift))
4236 #define   EDP_PSR_TRANSCODER_C_SHIFT            24
4237 #define   EDP_PSR_TRANSCODER_B_SHIFT            16
4238 #define   EDP_PSR_TRANSCODER_A_SHIFT            8
4239 #define   EDP_PSR_TRANSCODER_EDP_SHIFT          0
4240 
4241 #define EDP_PSR_AUX_CTL                         _MMIO(dev_priv->psr_mmio_base + 0x10)
4242 #define   EDP_PSR_AUX_CTL_TIME_OUT_MASK         (3 << 26)
4243 #define   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK     (0x1f << 20)
4244 #define   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK    (0xf << 16)
4245 #define   EDP_PSR_AUX_CTL_ERROR_INTERRUPT       (1 << 11)
4246 #define   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK     (0x7ff)
4247 
4248 #define EDP_PSR_AUX_DATA(i)                     _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
4249 
4250 #define EDP_PSR_STATUS                          _MMIO(dev_priv->psr_mmio_base + 0x40)
4251 #define   EDP_PSR_STATUS_STATE_MASK             (7 << 29)
4252 #define   EDP_PSR_STATUS_STATE_SHIFT            29
4253 #define   EDP_PSR_STATUS_STATE_IDLE             (0 << 29)
4254 #define   EDP_PSR_STATUS_STATE_SRDONACK         (1 << 29)
4255 #define   EDP_PSR_STATUS_STATE_SRDENT           (2 << 29)
4256 #define   EDP_PSR_STATUS_STATE_BUFOFF           (3 << 29)
4257 #define   EDP_PSR_STATUS_STATE_BUFON            (4 << 29)
4258 #define   EDP_PSR_STATUS_STATE_AUXACK           (5 << 29)
4259 #define   EDP_PSR_STATUS_STATE_SRDOFFACK        (6 << 29)
4260 #define   EDP_PSR_STATUS_LINK_MASK              (3 << 26)
4261 #define   EDP_PSR_STATUS_LINK_FULL_OFF          (0 << 26)
4262 #define   EDP_PSR_STATUS_LINK_FULL_ON           (1 << 26)
4263 #define   EDP_PSR_STATUS_LINK_STANDBY           (2 << 26)
4264 #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT  20
4265 #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK   0x1f
4266 #define   EDP_PSR_STATUS_COUNT_SHIFT            16
4267 #define   EDP_PSR_STATUS_COUNT_MASK             0xf
4268 #define   EDP_PSR_STATUS_AUX_ERROR              (1 << 15)
4269 #define   EDP_PSR_STATUS_AUX_SENDING            (1 << 12)
4270 #define   EDP_PSR_STATUS_SENDING_IDLE           (1 << 9)
4271 #define   EDP_PSR_STATUS_SENDING_TP2_TP3        (1 << 8)
4272 #define   EDP_PSR_STATUS_SENDING_TP1            (1 << 4)
4273 #define   EDP_PSR_STATUS_IDLE_MASK              0xf
4274 
4275 #define EDP_PSR_PERF_CNT                _MMIO(dev_priv->psr_mmio_base + 0x44)
4276 #define   EDP_PSR_PERF_CNT_MASK         0xffffff
4277 
4278 #define EDP_PSR_DEBUG                           _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
4279 #define   EDP_PSR_DEBUG_MASK_MAX_SLEEP         (1 << 28)
4280 #define   EDP_PSR_DEBUG_MASK_LPSP              (1 << 27)
4281 #define   EDP_PSR_DEBUG_MASK_MEMUP             (1 << 26)
4282 #define   EDP_PSR_DEBUG_MASK_HPD               (1 << 25)
4283 #define   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE    (1 << 16) /* Reserved in ICL+ */
4284 #define   EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
4285 
4286 #define EDP_PSR2_CTL                    _MMIO(0x6f900)
4287 #define   EDP_PSR2_ENABLE               (1 << 31)
4288 #define   EDP_SU_TRACK_ENABLE           (1 << 30)
4289 #define   EDP_Y_COORDINATE_VALID        (1 << 26) /* GLK and CNL+ */
4290 #define   EDP_Y_COORDINATE_ENABLE       (1 << 25) /* GLK and CNL+ */
4291 #define   EDP_MAX_SU_DISABLE_TIME(t)    ((t) << 20)
4292 #define   EDP_MAX_SU_DISABLE_TIME_MASK  (0x1f << 20)
4293 #define   EDP_PSR2_TP2_TIME_500us       (0 << 8)
4294 #define   EDP_PSR2_TP2_TIME_100us       (1 << 8)
4295 #define   EDP_PSR2_TP2_TIME_2500us      (2 << 8)
4296 #define   EDP_PSR2_TP2_TIME_50us        (3 << 8)
4297 #define   EDP_PSR2_TP2_TIME_MASK        (3 << 8)
4298 #define   EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4299 #define   EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4300 #define   EDP_PSR2_FRAME_BEFORE_SU(a)   ((a) << 4)
4301 #define   EDP_PSR2_IDLE_FRAME_MASK      0xf
4302 #define   EDP_PSR2_IDLE_FRAME_SHIFT     0
4303 
4304 #define _PSR_EVENT_TRANS_A                      0x60848
4305 #define _PSR_EVENT_TRANS_B                      0x61848
4306 #define _PSR_EVENT_TRANS_C                      0x62848
4307 #define _PSR_EVENT_TRANS_D                      0x63848
4308 #define _PSR_EVENT_TRANS_EDP                    0x6F848
4309 #define PSR_EVENT(trans)                        _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4310 #define  PSR_EVENT_PSR2_WD_TIMER_EXPIRE         (1 << 17)
4311 #define  PSR_EVENT_PSR2_DISABLED                (1 << 16)
4312 #define  PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN       (1 << 15)
4313 #define  PSR_EVENT_SU_CRC_FIFO_UNDERRUN         (1 << 14)
4314 #define  PSR_EVENT_GRAPHICS_RESET               (1 << 12)
4315 #define  PSR_EVENT_PCH_INTERRUPT                (1 << 11)
4316 #define  PSR_EVENT_MEMORY_UP                    (1 << 10)
4317 #define  PSR_EVENT_FRONT_BUFFER_MODIFY          (1 << 9)
4318 #define  PSR_EVENT_WD_TIMER_EXPIRE              (1 << 8)
4319 #define  PSR_EVENT_PIPE_REGISTERS_UPDATE        (1 << 6)
4320 #define  PSR_EVENT_REGISTER_UPDATE              (1 << 5) /* Reserved in ICL+ */
4321 #define  PSR_EVENT_HDCP_ENABLE                  (1 << 4)
4322 #define  PSR_EVENT_KVMR_SESSION_ENABLE          (1 << 3)
4323 #define  PSR_EVENT_VBI_ENABLE                   (1 << 2)
4324 #define  PSR_EVENT_LPSP_MODE_EXIT               (1 << 1)
4325 #define  PSR_EVENT_PSR_DISABLE                  (1 << 0)
4326 
4327 #define EDP_PSR2_STATUS                 _MMIO(0x6f940)
4328 #define EDP_PSR2_STATUS_STATE_MASK     (0xf << 28)
4329 #define EDP_PSR2_STATUS_STATE_SHIFT    28
4330 
4331 #define _PSR2_SU_STATUS_0               0x6F914
4332 #define _PSR2_SU_STATUS_1               0x6F918
4333 #define _PSR2_SU_STATUS_2               0x6F91C
4334 #define _PSR2_SU_STATUS(index)          _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4335 #define PSR2_SU_STATUS(frame)           (_PSR2_SU_STATUS((frame) / 3))
4336 #define PSR2_SU_STATUS_SHIFT(frame)     (((frame) % 3) * 10)
4337 #define PSR2_SU_STATUS_MASK(frame)      (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4338 #define PSR2_SU_STATUS_FRAMES           8
4339 
4340 /* VGA port control */
4341 #define ADPA                    _MMIO(0x61100)
4342 #define PCH_ADPA                _MMIO(0xe1100)
4343 #define VLV_ADPA                _MMIO(VLV_DISPLAY_BASE + 0x61100)
4344 
4345 #define   ADPA_DAC_ENABLE       (1 << 31)
4346 #define   ADPA_DAC_DISABLE      0
4347 #define   ADPA_PIPE_SEL_SHIFT           30
4348 #define   ADPA_PIPE_SEL_MASK            (1 << 30)
4349 #define   ADPA_PIPE_SEL(pipe)           ((pipe) << 30)
4350 #define   ADPA_PIPE_SEL_SHIFT_CPT       29
4351 #define   ADPA_PIPE_SEL_MASK_CPT        (3 << 29)
4352 #define   ADPA_PIPE_SEL_CPT(pipe)       ((pipe) << 29)
4353 #define   ADPA_CRT_HOTPLUG_MASK  0x03ff0000 /* bit 25-16 */
4354 #define   ADPA_CRT_HOTPLUG_MONITOR_NONE  (0 << 24)
4355 #define   ADPA_CRT_HOTPLUG_MONITOR_MASK  (3 << 24)
4356 #define   ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4357 #define   ADPA_CRT_HOTPLUG_MONITOR_MONO  (2 << 24)
4358 #define   ADPA_CRT_HOTPLUG_ENABLE        (1 << 23)
4359 #define   ADPA_CRT_HOTPLUG_PERIOD_64     (0 << 22)
4360 #define   ADPA_CRT_HOTPLUG_PERIOD_128    (1 << 22)
4361 #define   ADPA_CRT_HOTPLUG_WARMUP_5MS    (0 << 21)
4362 #define   ADPA_CRT_HOTPLUG_WARMUP_10MS   (1 << 21)
4363 #define   ADPA_CRT_HOTPLUG_SAMPLE_2S     (0 << 20)
4364 #define   ADPA_CRT_HOTPLUG_SAMPLE_4S     (1 << 20)
4365 #define   ADPA_CRT_HOTPLUG_VOLTAGE_40    (0 << 18)
4366 #define   ADPA_CRT_HOTPLUG_VOLTAGE_50    (1 << 18)
4367 #define   ADPA_CRT_HOTPLUG_VOLTAGE_60    (2 << 18)
4368 #define   ADPA_CRT_HOTPLUG_VOLTAGE_70    (3 << 18)
4369 #define   ADPA_CRT_HOTPLUG_VOLREF_325MV  (0 << 17)
4370 #define   ADPA_CRT_HOTPLUG_VOLREF_475MV  (1 << 17)
4371 #define   ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4372 #define   ADPA_USE_VGA_HVPOLARITY (1 << 15)
4373 #define   ADPA_SETS_HVPOLARITY  0
4374 #define   ADPA_VSYNC_CNTL_DISABLE (1 << 10)
4375 #define   ADPA_VSYNC_CNTL_ENABLE 0
4376 #define   ADPA_HSYNC_CNTL_DISABLE (1 << 11)
4377 #define   ADPA_HSYNC_CNTL_ENABLE 0
4378 #define   ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
4379 #define   ADPA_VSYNC_ACTIVE_LOW 0
4380 #define   ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
4381 #define   ADPA_HSYNC_ACTIVE_LOW 0
4382 #define   ADPA_DPMS_MASK        (~(3 << 10))
4383 #define   ADPA_DPMS_ON          (0 << 10)
4384 #define   ADPA_DPMS_SUSPEND     (1 << 10)
4385 #define   ADPA_DPMS_STANDBY     (2 << 10)
4386 #define   ADPA_DPMS_OFF         (3 << 10)
4387 
4388 
4389 /* Hotplug control (945+ only) */
4390 #define PORT_HOTPLUG_EN         _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
4391 #define   PORTB_HOTPLUG_INT_EN                  (1 << 29)
4392 #define   PORTC_HOTPLUG_INT_EN                  (1 << 28)
4393 #define   PORTD_HOTPLUG_INT_EN                  (1 << 27)
4394 #define   SDVOB_HOTPLUG_INT_EN                  (1 << 26)
4395 #define   SDVOC_HOTPLUG_INT_EN                  (1 << 25)
4396 #define   TV_HOTPLUG_INT_EN                     (1 << 18)
4397 #define   CRT_HOTPLUG_INT_EN                    (1 << 9)
4398 #define HOTPLUG_INT_EN_MASK                     (PORTB_HOTPLUG_INT_EN | \
4399                                                  PORTC_HOTPLUG_INT_EN | \
4400                                                  PORTD_HOTPLUG_INT_EN | \
4401                                                  SDVOC_HOTPLUG_INT_EN | \
4402                                                  SDVOB_HOTPLUG_INT_EN | \
4403                                                  CRT_HOTPLUG_INT_EN)
4404 #define   CRT_HOTPLUG_FORCE_DETECT              (1 << 3)
4405 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32        (0 << 8)
4406 /* must use period 64 on GM45 according to docs */
4407 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64        (1 << 8)
4408 #define CRT_HOTPLUG_DAC_ON_TIME_2M              (0 << 7)
4409 #define CRT_HOTPLUG_DAC_ON_TIME_4M              (1 << 7)
4410 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40          (0 << 5)
4411 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50          (1 << 5)
4412 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60          (2 << 5)
4413 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70          (3 << 5)
4414 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK        (3 << 5)
4415 #define CRT_HOTPLUG_DETECT_DELAY_1G             (0 << 4)
4416 #define CRT_HOTPLUG_DETECT_DELAY_2G             (1 << 4)
4417 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV        (0 << 2)
4418 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV        (1 << 2)
4419 
4420 #define PORT_HOTPLUG_STAT       _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
4421 /*
4422  * HDMI/DP bits are g4x+
4423  *
4424  * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4425  * Please check the detailed lore in the commit message for for experimental
4426  * evidence.
4427  */
4428 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4429 #define   PORTD_HOTPLUG_LIVE_STATUS_GM45        (1 << 29)
4430 #define   PORTC_HOTPLUG_LIVE_STATUS_GM45        (1 << 28)
4431 #define   PORTB_HOTPLUG_LIVE_STATUS_GM45        (1 << 27)
4432 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4433 #define   PORTD_HOTPLUG_LIVE_STATUS_G4X         (1 << 27)
4434 #define   PORTC_HOTPLUG_LIVE_STATUS_G4X         (1 << 28)
4435 #define   PORTB_HOTPLUG_LIVE_STATUS_G4X         (1 << 29)
4436 #define   PORTD_HOTPLUG_INT_STATUS              (3 << 21)
4437 #define   PORTD_HOTPLUG_INT_LONG_PULSE          (2 << 21)
4438 #define   PORTD_HOTPLUG_INT_SHORT_PULSE         (1 << 21)
4439 #define   PORTC_HOTPLUG_INT_STATUS              (3 << 19)
4440 #define   PORTC_HOTPLUG_INT_LONG_PULSE          (2 << 19)
4441 #define   PORTC_HOTPLUG_INT_SHORT_PULSE         (1 << 19)
4442 #define   PORTB_HOTPLUG_INT_STATUS              (3 << 17)
4443 #define   PORTB_HOTPLUG_INT_LONG_PULSE          (2 << 17)
4444 #define   PORTB_HOTPLUG_INT_SHORT_PLUSE         (1 << 17)
4445 /* CRT/TV common between gen3+ */
4446 #define   CRT_HOTPLUG_INT_STATUS                (1 << 11)
4447 #define   TV_HOTPLUG_INT_STATUS                 (1 << 10)
4448 #define   CRT_HOTPLUG_MONITOR_MASK              (3 << 8)
4449 #define   CRT_HOTPLUG_MONITOR_COLOR             (3 << 8)
4450 #define   CRT_HOTPLUG_MONITOR_MONO              (2 << 8)
4451 #define   CRT_HOTPLUG_MONITOR_NONE              (0 << 8)
4452 #define   DP_AUX_CHANNEL_D_INT_STATUS_G4X       (1 << 6)
4453 #define   DP_AUX_CHANNEL_C_INT_STATUS_G4X       (1 << 5)
4454 #define   DP_AUX_CHANNEL_B_INT_STATUS_G4X       (1 << 4)
4455 #define   DP_AUX_CHANNEL_MASK_INT_STATUS_G4X    (7 << 4)
4456 
4457 /* SDVO is different across gen3/4 */
4458 #define   SDVOC_HOTPLUG_INT_STATUS_G4X          (1 << 3)
4459 #define   SDVOB_HOTPLUG_INT_STATUS_G4X          (1 << 2)
4460 /*
4461  * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4462  * since reality corrobates that they're the same as on gen3. But keep these
4463  * bits here (and the comment!) to help any other lost wanderers back onto the
4464  * right tracks.
4465  */
4466 #define   SDVOC_HOTPLUG_INT_STATUS_I965         (3 << 4)
4467 #define   SDVOB_HOTPLUG_INT_STATUS_I965         (3 << 2)
4468 #define   SDVOC_HOTPLUG_INT_STATUS_I915         (1 << 7)
4469 #define   SDVOB_HOTPLUG_INT_STATUS_I915         (1 << 6)
4470 #define   HOTPLUG_INT_STATUS_G4X                (CRT_HOTPLUG_INT_STATUS | \
4471                                                  SDVOB_HOTPLUG_INT_STATUS_G4X | \
4472                                                  SDVOC_HOTPLUG_INT_STATUS_G4X | \
4473                                                  PORTB_HOTPLUG_INT_STATUS | \
4474                                                  PORTC_HOTPLUG_INT_STATUS | \
4475                                                  PORTD_HOTPLUG_INT_STATUS)
4476 
4477 #define HOTPLUG_INT_STATUS_I915                 (CRT_HOTPLUG_INT_STATUS | \
4478                                                  SDVOB_HOTPLUG_INT_STATUS_I915 | \
4479                                                  SDVOC_HOTPLUG_INT_STATUS_I915 | \
4480                                                  PORTB_HOTPLUG_INT_STATUS | \
4481                                                  PORTC_HOTPLUG_INT_STATUS | \
4482                                                  PORTD_HOTPLUG_INT_STATUS)
4483 
4484 /* SDVO and HDMI port control.
4485  * The same register may be used for SDVO or HDMI */
4486 #define _GEN3_SDVOB     0x61140
4487 #define _GEN3_SDVOC     0x61160
4488 #define GEN3_SDVOB      _MMIO(_GEN3_SDVOB)
4489 #define GEN3_SDVOC      _MMIO(_GEN3_SDVOC)
4490 #define GEN4_HDMIB      GEN3_SDVOB
4491 #define GEN4_HDMIC      GEN3_SDVOC
4492 #define VLV_HDMIB       _MMIO(VLV_DISPLAY_BASE + 0x61140)
4493 #define VLV_HDMIC       _MMIO(VLV_DISPLAY_BASE + 0x61160)
4494 #define CHV_HDMID       _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4495 #define PCH_SDVOB       _MMIO(0xe1140)
4496 #define PCH_HDMIB       PCH_SDVOB
4497 #define PCH_HDMIC       _MMIO(0xe1150)
4498 #define PCH_HDMID       _MMIO(0xe1160)
4499 
4500 #define PORT_DFT_I9XX                           _MMIO(0x61150)
4501 #define   DC_BALANCE_RESET                      (1 << 25)
4502 #define PORT_DFT2_G4X           _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
4503 #define   DC_BALANCE_RESET_VLV                  (1 << 31)
4504 #define   PIPE_SCRAMBLE_RESET_MASK              ((1 << 14) | (0x3 << 0))
4505 #define   PIPE_C_SCRAMBLE_RESET                 (1 << 14) /* chv */
4506 #define   PIPE_B_SCRAMBLE_RESET                 (1 << 1)
4507 #define   PIPE_A_SCRAMBLE_RESET                 (1 << 0)
4508 
4509 /* Gen 3 SDVO bits: */
4510 #define   SDVO_ENABLE                           (1 << 31)
4511 #define   SDVO_PIPE_SEL_SHIFT                   30
4512 #define   SDVO_PIPE_SEL_MASK                    (1 << 30)
4513 #define   SDVO_PIPE_SEL(pipe)                   ((pipe) << 30)
4514 #define   SDVO_STALL_SELECT                     (1 << 29)
4515 #define   SDVO_INTERRUPT_ENABLE                 (1 << 26)
4516 /*
4517  * 915G/GM SDVO pixel multiplier.
4518  * Programmed value is multiplier - 1, up to 5x.
4519  * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4520  */
4521 #define   SDVO_PORT_MULTIPLY_MASK               (7 << 23)
4522 #define   SDVO_PORT_MULTIPLY_SHIFT              23
4523 #define   SDVO_PHASE_SELECT_MASK                (15 << 19)
4524 #define   SDVO_PHASE_SELECT_DEFAULT             (6 << 19)
4525 #define   SDVO_CLOCK_OUTPUT_INVERT              (1 << 18)
4526 #define   SDVOC_GANG_MODE                       (1 << 16) /* Port C only */
4527 #define   SDVO_BORDER_ENABLE                    (1 << 7) /* SDVO only */
4528 #define   SDVOB_PCIE_CONCURRENCY                (1 << 3) /* Port B only */
4529 #define   SDVO_DETECTED                         (1 << 2)
4530 /* Bits to be preserved when writing */
4531 #define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4532                                SDVO_INTERRUPT_ENABLE)
4533 #define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4534 
4535 /* Gen 4 SDVO/HDMI bits: */
4536 #define   SDVO_COLOR_FORMAT_8bpc                (0 << 26)
4537 #define   SDVO_COLOR_FORMAT_MASK                (7 << 26)
4538 #define   SDVO_ENCODING_SDVO                    (0 << 10)
4539 #define   SDVO_ENCODING_HDMI                    (2 << 10)
4540 #define   HDMI_MODE_SELECT_HDMI                 (1 << 9) /* HDMI only */
4541 #define   HDMI_MODE_SELECT_DVI                  (0 << 9) /* HDMI only */
4542 #define   HDMI_COLOR_RANGE_16_235               (1 << 8) /* HDMI only */
4543 #define   HDMI_AUDIO_ENABLE                     (1 << 6) /* HDMI only */
4544 /* VSYNC/HSYNC bits new with 965, default is to be set */
4545 #define   SDVO_VSYNC_ACTIVE_HIGH                (1 << 4)
4546 #define   SDVO_HSYNC_ACTIVE_HIGH                (1 << 3)
4547 
4548 /* Gen 5 (IBX) SDVO/HDMI bits: */
4549 #define   HDMI_COLOR_FORMAT_12bpc               (3 << 26) /* HDMI only */
4550 #define   SDVOB_HOTPLUG_ENABLE                  (1 << 23) /* SDVO only */
4551 
4552 /* Gen 6 (CPT) SDVO/HDMI bits: */
4553 #define   SDVO_PIPE_SEL_SHIFT_CPT               29
4554 #define   SDVO_PIPE_SEL_MASK_CPT                (3 << 29)
4555 #define   SDVO_PIPE_SEL_CPT(pipe)               ((pipe) << 29)
4556 
4557 /* CHV SDVO/HDMI bits: */
4558 #define   SDVO_PIPE_SEL_SHIFT_CHV               24
4559 #define   SDVO_PIPE_SEL_MASK_CHV                (3 << 24)
4560 #define   SDVO_PIPE_SEL_CHV(pipe)               ((pipe) << 24)
4561 
4562 
4563 /* DVO port control */
4564 #define _DVOA                   0x61120
4565 #define DVOA                    _MMIO(_DVOA)
4566 #define _DVOB                   0x61140
4567 #define DVOB                    _MMIO(_DVOB)
4568 #define _DVOC                   0x61160
4569 #define DVOC                    _MMIO(_DVOC)
4570 #define   DVO_ENABLE                    (1 << 31)
4571 #define   DVO_PIPE_SEL_SHIFT            30
4572 #define   DVO_PIPE_SEL_MASK             (1 << 30)
4573 #define   DVO_PIPE_SEL(pipe)            ((pipe) << 30)
4574 #define   DVO_PIPE_STALL_UNUSED         (0 << 28)
4575 #define   DVO_PIPE_STALL                (1 << 28)
4576 #define   DVO_PIPE_STALL_TV             (2 << 28)
4577 #define   DVO_PIPE_STALL_MASK           (3 << 28)
4578 #define   DVO_USE_VGA_SYNC              (1 << 15)
4579 #define   DVO_DATA_ORDER_I740           (0 << 14)
4580 #define   DVO_DATA_ORDER_FP             (1 << 14)
4581 #define   DVO_VSYNC_DISABLE             (1 << 11)
4582 #define   DVO_HSYNC_DISABLE             (1 << 10)
4583 #define   DVO_VSYNC_TRISTATE            (1 << 9)
4584 #define   DVO_HSYNC_TRISTATE            (1 << 8)
4585 #define   DVO_BORDER_ENABLE             (1 << 7)
4586 #define   DVO_DATA_ORDER_GBRG           (1 << 6)
4587 #define   DVO_DATA_ORDER_RGGB           (0 << 6)
4588 #define   DVO_DATA_ORDER_GBRG_ERRATA    (0 << 6)
4589 #define   DVO_DATA_ORDER_RGGB_ERRATA    (1 << 6)
4590 #define   DVO_VSYNC_ACTIVE_HIGH         (1 << 4)
4591 #define   DVO_HSYNC_ACTIVE_HIGH         (1 << 3)
4592 #define   DVO_BLANK_ACTIVE_HIGH         (1 << 2)
4593 #define   DVO_OUTPUT_CSTATE_PIXELS      (1 << 1)        /* SDG only */
4594 #define   DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0)        /* SDG only */
4595 #define   DVO_PRESERVE_MASK             (0x7 << 24)
4596 #define DVOA_SRCDIM             _MMIO(0x61124)
4597 #define DVOB_SRCDIM             _MMIO(0x61144)
4598 #define DVOC_SRCDIM             _MMIO(0x61164)
4599 #define   DVO_SRCDIM_HORIZONTAL_SHIFT   12
4600 #define   DVO_SRCDIM_VERTICAL_SHIFT     0
4601 
4602 /* LVDS port control */
4603 #define LVDS                    _MMIO(0x61180)
4604 /*
4605  * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
4606  * the DPLL semantics change when the LVDS is assigned to that pipe.
4607  */
4608 #define   LVDS_PORT_EN                  (1 << 31)
4609 /* Selects pipe B for LVDS data.  Must be set on pre-965. */
4610 #define   LVDS_PIPE_SEL_SHIFT           30
4611 #define   LVDS_PIPE_SEL_MASK            (1 << 30)
4612 #define   LVDS_PIPE_SEL(pipe)           ((pipe) << 30)
4613 #define   LVDS_PIPE_SEL_SHIFT_CPT       29
4614 #define   LVDS_PIPE_SEL_MASK_CPT        (3 << 29)
4615 #define   LVDS_PIPE_SEL_CPT(pipe)       ((pipe) << 29)
4616 /* LVDS dithering flag on 965/g4x platform */
4617 #define   LVDS_ENABLE_DITHER            (1 << 25)
4618 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
4619 #define   LVDS_VSYNC_POLARITY           (1 << 21)
4620 #define   LVDS_HSYNC_POLARITY           (1 << 20)
4621 
4622 /* Enable border for unscaled (or aspect-scaled) display */
4623 #define   LVDS_BORDER_ENABLE            (1 << 15)
4624 /*
4625  * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4626  * pixel.
4627  */
4628 #define   LVDS_A0A2_CLKA_POWER_MASK     (3 << 8)
4629 #define   LVDS_A0A2_CLKA_POWER_DOWN     (0 << 8)
4630 #define   LVDS_A0A2_CLKA_POWER_UP       (3 << 8)
4631 /*
4632  * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4633  * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4634  * on.
4635  */
4636 #define   LVDS_A3_POWER_MASK            (3 << 6)
4637 #define   LVDS_A3_POWER_DOWN            (0 << 6)
4638 #define   LVDS_A3_POWER_UP              (3 << 6)
4639 /*
4640  * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
4641  * is set.
4642  */
4643 #define   LVDS_CLKB_POWER_MASK          (3 << 4)
4644 #define   LVDS_CLKB_POWER_DOWN          (0 << 4)
4645 #define   LVDS_CLKB_POWER_UP            (3 << 4)
4646 /*
4647  * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
4648  * setting for whether we are in dual-channel mode.  The B3 pair will
4649  * additionally only be powered up when LVDS_A3_POWER_UP is set.
4650  */
4651 #define   LVDS_B0B3_POWER_MASK          (3 << 2)
4652 #define   LVDS_B0B3_POWER_DOWN          (0 << 2)
4653 #define   LVDS_B0B3_POWER_UP            (3 << 2)
4654 
4655 /* Video Data Island Packet control */
4656 #define VIDEO_DIP_DATA          _MMIO(0x61178)
4657 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
4658  * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4659  * of the infoframe structure specified by CEA-861. */
4660 #define   VIDEO_DIP_DATA_SIZE   32
4661 #define   VIDEO_DIP_VSC_DATA_SIZE       36
4662 #define   VIDEO_DIP_PPS_DATA_SIZE       132
4663 #define VIDEO_DIP_CTL           _MMIO(0x61170)
4664 /* Pre HSW: */
4665 #define   VIDEO_DIP_ENABLE              (1 << 31)
4666 #define   VIDEO_DIP_PORT(port)          ((port) << 29)
4667 #define   VIDEO_DIP_PORT_MASK           (3 << 29)
4668 #define   VIDEO_DIP_ENABLE_GCP          (1 << 25) /* ilk+ */
4669 #define   VIDEO_DIP_ENABLE_AVI          (1 << 21)
4670 #define   VIDEO_DIP_ENABLE_VENDOR       (2 << 21)
4671 #define   VIDEO_DIP_ENABLE_GAMUT        (4 << 21) /* ilk+ */
4672 #define   VIDEO_DIP_ENABLE_SPD          (8 << 21)
4673 #define   VIDEO_DIP_SELECT_AVI          (0 << 19)
4674 #define   VIDEO_DIP_SELECT_VENDOR       (1 << 19)
4675 #define   VIDEO_DIP_SELECT_GAMUT        (2 << 19)
4676 #define   VIDEO_DIP_SELECT_SPD          (3 << 19)
4677 #define   VIDEO_DIP_SELECT_MASK         (3 << 19)
4678 #define   VIDEO_DIP_FREQ_ONCE           (0 << 16)
4679 #define   VIDEO_DIP_FREQ_VSYNC          (1 << 16)
4680 #define   VIDEO_DIP_FREQ_2VSYNC         (2 << 16)
4681 #define   VIDEO_DIP_FREQ_MASK           (3 << 16)
4682 /* HSW and later: */
4683 #define   VIDEO_DIP_ENABLE_DRM_GLK      (1 << 28)
4684 #define   PSR_VSC_BIT_7_SET             (1 << 27)
4685 #define   VSC_SELECT_MASK               (0x3 << 25)
4686 #define   VSC_SELECT_SHIFT              25
4687 #define   VSC_DIP_HW_HEA_DATA           (0 << 25)
4688 #define   VSC_DIP_HW_HEA_SW_DATA        (1 << 25)
4689 #define   VSC_DIP_HW_DATA_SW_HEA        (2 << 25)
4690 #define   VSC_DIP_SW_HEA_DATA           (3 << 25)
4691 #define   VDIP_ENABLE_PPS               (1 << 24)
4692 #define   VIDEO_DIP_ENABLE_VSC_HSW      (1 << 20)
4693 #define   VIDEO_DIP_ENABLE_GCP_HSW      (1 << 16)
4694 #define   VIDEO_DIP_ENABLE_AVI_HSW      (1 << 12)
4695 #define   VIDEO_DIP_ENABLE_VS_HSW       (1 << 8)
4696 #define   VIDEO_DIP_ENABLE_GMP_HSW      (1 << 4)
4697 #define   VIDEO_DIP_ENABLE_SPD_HSW      (1 << 0)
4698 
4699 /* Panel power sequencing */
4700 #define PPS_BASE                        0x61200
4701 #define VLV_PPS_BASE                    (VLV_DISPLAY_BASE + PPS_BASE)
4702 #define PCH_PPS_BASE                    0xC7200
4703 
4704 #define _MMIO_PPS(pps_idx, reg)         _MMIO(dev_priv->pps_mmio_base - \
4705                                               PPS_BASE + (reg) +        \
4706                                               (pps_idx) * 0x100)
4707 
4708 #define _PP_STATUS                      0x61200
4709 #define PP_STATUS(pps_idx)              _MMIO_PPS(pps_idx, _PP_STATUS)
4710 #define   PP_ON                         REG_BIT(31)
4711 
4712 #define _PP_CONTROL_1                   0xc7204
4713 #define _PP_CONTROL_2                   0xc7304
4714 #define ICP_PP_CONTROL(x)               _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4715                                               _PP_CONTROL_2)
4716 #define  POWER_CYCLE_DELAY_MASK         REG_GENMASK(8, 4)
4717 #define  VDD_OVERRIDE_FORCE             REG_BIT(3)
4718 #define  BACKLIGHT_ENABLE               REG_BIT(2)
4719 #define  PWR_DOWN_ON_RESET              REG_BIT(1)
4720 #define  PWR_STATE_TARGET               REG_BIT(0)
4721 /*
4722  * Indicates that all dependencies of the panel are on:
4723  *
4724  * - PLL enabled
4725  * - pipe enabled
4726  * - LVDS/DVOB/DVOC on
4727  */
4728 #define   PP_READY                      REG_BIT(30)
4729 #define   PP_SEQUENCE_MASK              REG_GENMASK(29, 28)
4730 #define   PP_SEQUENCE_NONE              REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4731 #define   PP_SEQUENCE_POWER_UP          REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4732 #define   PP_SEQUENCE_POWER_DOWN        REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
4733 #define   PP_CYCLE_DELAY_ACTIVE         REG_BIT(27)
4734 #define   PP_SEQUENCE_STATE_MASK        REG_GENMASK(3, 0)
4735 #define   PP_SEQUENCE_STATE_OFF_IDLE    REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4736 #define   PP_SEQUENCE_STATE_OFF_S0_1    REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4737 #define   PP_SEQUENCE_STATE_OFF_S0_2    REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4738 #define   PP_SEQUENCE_STATE_OFF_S0_3    REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4739 #define   PP_SEQUENCE_STATE_ON_IDLE     REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4740 #define   PP_SEQUENCE_STATE_ON_S1_1     REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4741 #define   PP_SEQUENCE_STATE_ON_S1_2     REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4742 #define   PP_SEQUENCE_STATE_ON_S1_3     REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4743 #define   PP_SEQUENCE_STATE_RESET       REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
4744 
4745 #define _PP_CONTROL                     0x61204
4746 #define PP_CONTROL(pps_idx)             _MMIO_PPS(pps_idx, _PP_CONTROL)
4747 #define  PANEL_UNLOCK_MASK              REG_GENMASK(31, 16)
4748 #define  PANEL_UNLOCK_REGS              REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
4749 #define  BXT_POWER_CYCLE_DELAY_MASK     REG_GENMASK(8, 4)
4750 #define  EDP_FORCE_VDD                  REG_BIT(3)
4751 #define  EDP_BLC_ENABLE                 REG_BIT(2)
4752 #define  PANEL_POWER_RESET              REG_BIT(1)
4753 #define  PANEL_POWER_ON                 REG_BIT(0)
4754 
4755 #define _PP_ON_DELAYS                   0x61208
4756 #define PP_ON_DELAYS(pps_idx)           _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
4757 #define  PANEL_PORT_SELECT_MASK         REG_GENMASK(31, 30)
4758 #define  PANEL_PORT_SELECT_LVDS         REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4759 #define  PANEL_PORT_SELECT_DPA          REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4760 #define  PANEL_PORT_SELECT_DPC          REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4761 #define  PANEL_PORT_SELECT_DPD          REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4762 #define  PANEL_PORT_SELECT_VLV(port)    REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
4763 #define  PANEL_POWER_UP_DELAY_MASK      REG_GENMASK(28, 16)
4764 #define  PANEL_LIGHT_ON_DELAY_MASK      REG_GENMASK(12, 0)
4765 
4766 #define _PP_OFF_DELAYS                  0x6120C
4767 #define PP_OFF_DELAYS(pps_idx)          _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4768 #define  PANEL_POWER_DOWN_DELAY_MASK    REG_GENMASK(28, 16)
4769 #define  PANEL_LIGHT_OFF_DELAY_MASK     REG_GENMASK(12, 0)
4770 
4771 #define _PP_DIVISOR                     0x61210
4772 #define PP_DIVISOR(pps_idx)             _MMIO_PPS(pps_idx, _PP_DIVISOR)
4773 #define  PP_REFERENCE_DIVIDER_MASK      REG_GENMASK(31, 8)
4774 #define  PANEL_POWER_CYCLE_DELAY_MASK   REG_GENMASK(4, 0)
4775 
4776 /* Panel fitting */
4777 #define PFIT_CONTROL    _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
4778 #define   PFIT_ENABLE           (1 << 31)
4779 #define   PFIT_PIPE_MASK        (3 << 29)
4780 #define   PFIT_PIPE_SHIFT       29
4781 #define   VERT_INTERP_DISABLE   (0 << 10)
4782 #define   VERT_INTERP_BILINEAR  (1 << 10)
4783 #define   VERT_INTERP_MASK      (3 << 10)
4784 #define   VERT_AUTO_SCALE       (1 << 9)
4785 #define   HORIZ_INTERP_DISABLE  (0 << 6)
4786 #define   HORIZ_INTERP_BILINEAR (1 << 6)
4787 #define   HORIZ_INTERP_MASK     (3 << 6)
4788 #define   HORIZ_AUTO_SCALE      (1 << 5)
4789 #define   PANEL_8TO6_DITHER_ENABLE (1 << 3)
4790 #define   PFIT_FILTER_FUZZY     (0 << 24)
4791 #define   PFIT_SCALING_AUTO     (0 << 26)
4792 #define   PFIT_SCALING_PROGRAMMED (1 << 26)
4793 #define   PFIT_SCALING_PILLAR   (2 << 26)
4794 #define   PFIT_SCALING_LETTER   (3 << 26)
4795 #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
4796 /* Pre-965 */
4797 #define         PFIT_VERT_SCALE_SHIFT           20
4798 #define         PFIT_VERT_SCALE_MASK            0xfff00000
4799 #define         PFIT_HORIZ_SCALE_SHIFT          4
4800 #define         PFIT_HORIZ_SCALE_MASK           0x0000fff0
4801 /* 965+ */
4802 #define         PFIT_VERT_SCALE_SHIFT_965       16
4803 #define         PFIT_VERT_SCALE_MASK_965        0x1fff0000
4804 #define         PFIT_HORIZ_SCALE_SHIFT_965      0
4805 #define         PFIT_HORIZ_SCALE_MASK_965       0x00001fff
4806 
4807 #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
4808 
4809 #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4810 #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
4811 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4812                                          _VLV_BLC_PWM_CTL2_B)
4813 
4814 #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4815 #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
4816 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4817                                         _VLV_BLC_PWM_CTL_B)
4818 
4819 #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4820 #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
4821 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4822                                          _VLV_BLC_HIST_CTL_B)
4823 
4824 /* Backlight control */
4825 #define BLC_PWM_CTL2    _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
4826 #define   BLM_PWM_ENABLE                (1 << 31)
4827 #define   BLM_COMBINATION_MODE          (1 << 30) /* gen4 only */
4828 #define   BLM_PIPE_SELECT               (1 << 29)
4829 #define   BLM_PIPE_SELECT_IVB           (3 << 29)
4830 #define   BLM_PIPE_A                    (0 << 29)
4831 #define   BLM_PIPE_B                    (1 << 29)
4832 #define   BLM_PIPE_C                    (2 << 29) /* ivb + */
4833 #define   BLM_TRANSCODER_A              BLM_PIPE_A /* hsw */
4834 #define   BLM_TRANSCODER_B              BLM_PIPE_B
4835 #define   BLM_TRANSCODER_C              BLM_PIPE_C
4836 #define   BLM_TRANSCODER_EDP            (3 << 29)
4837 #define   BLM_PIPE(pipe)                ((pipe) << 29)
4838 #define   BLM_POLARITY_I965             (1 << 28) /* gen4 only */
4839 #define   BLM_PHASE_IN_INTERUPT_STATUS  (1 << 26)
4840 #define   BLM_PHASE_IN_ENABLE           (1 << 25)
4841 #define   BLM_PHASE_IN_INTERUPT_ENABL   (1 << 24)
4842 #define   BLM_PHASE_IN_TIME_BASE_SHIFT  (16)
4843 #define   BLM_PHASE_IN_TIME_BASE_MASK   (0xff << 16)
4844 #define   BLM_PHASE_IN_COUNT_SHIFT      (8)
4845 #define   BLM_PHASE_IN_COUNT_MASK       (0xff << 8)
4846 #define   BLM_PHASE_IN_INCR_SHIFT       (0)
4847 #define   BLM_PHASE_IN_INCR_MASK        (0xff << 0)
4848 #define BLC_PWM_CTL     _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4849 /*
4850  * This is the most significant 15 bits of the number of backlight cycles in a
4851  * complete cycle of the modulated backlight control.
4852  *
4853  * The actual value is this field multiplied by two.
4854  */
4855 #define   BACKLIGHT_MODULATION_FREQ_SHIFT       (17)
4856 #define   BACKLIGHT_MODULATION_FREQ_MASK        (0x7fff << 17)
4857 #define   BLM_LEGACY_MODE                       (1 << 16) /* gen2 only */
4858 /*
4859  * This is the number of cycles out of the backlight modulation cycle for which
4860  * the backlight is on.
4861  *
4862  * This field must be no greater than the number of cycles in the complete
4863  * backlight modulation cycle.
4864  */
4865 #define   BACKLIGHT_DUTY_CYCLE_SHIFT            (0)
4866 #define   BACKLIGHT_DUTY_CYCLE_MASK             (0xffff)
4867 #define   BACKLIGHT_DUTY_CYCLE_MASK_PNV         (0xfffe)
4868 #define   BLM_POLARITY_PNV                      (1 << 0) /* pnv only */
4869 
4870 #define BLC_HIST_CTL    _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4871 #define  BLM_HISTOGRAM_ENABLE                   (1 << 31)
4872 
4873 /* New registers for PCH-split platforms. Safe where new bits show up, the
4874  * register layout machtes with gen4 BLC_PWM_CTL[12]. */
4875 #define BLC_PWM_CPU_CTL2        _MMIO(0x48250)
4876 #define BLC_PWM_CPU_CTL         _MMIO(0x48254)
4877 
4878 #define HSW_BLC_PWM2_CTL        _MMIO(0x48350)
4879 
4880 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4881  * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
4882 #define BLC_PWM_PCH_CTL1        _MMIO(0xc8250)
4883 #define   BLM_PCH_PWM_ENABLE                    (1 << 31)
4884 #define   BLM_PCH_OVERRIDE_ENABLE               (1 << 30)
4885 #define   BLM_PCH_POLARITY                      (1 << 29)
4886 #define BLC_PWM_PCH_CTL2        _MMIO(0xc8254)
4887 
4888 #define UTIL_PIN_CTL            _MMIO(0x48400)
4889 #define   UTIL_PIN_ENABLE       (1 << 31)
4890 
4891 #define   UTIL_PIN_PIPE(x)     ((x) << 29)
4892 #define   UTIL_PIN_PIPE_MASK   (3 << 29)
4893 #define   UTIL_PIN_MODE_PWM    (1 << 24)
4894 #define   UTIL_PIN_MODE_MASK   (0xf << 24)
4895 #define   UTIL_PIN_POLARITY    (1 << 22)
4896 
4897 /* BXT backlight register definition. */
4898 #define _BXT_BLC_PWM_CTL1                       0xC8250
4899 #define   BXT_BLC_PWM_ENABLE                    (1 << 31)
4900 #define   BXT_BLC_PWM_POLARITY                  (1 << 29)
4901 #define _BXT_BLC_PWM_FREQ1                      0xC8254
4902 #define _BXT_BLC_PWM_DUTY1                      0xC8258
4903 
4904 #define _BXT_BLC_PWM_CTL2                       0xC8350
4905 #define _BXT_BLC_PWM_FREQ2                      0xC8354
4906 #define _BXT_BLC_PWM_DUTY2                      0xC8358
4907 
4908 #define BXT_BLC_PWM_CTL(controller)    _MMIO_PIPE(controller,           \
4909                                         _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
4910 #define BXT_BLC_PWM_FREQ(controller)   _MMIO_PIPE(controller, \
4911                                         _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
4912 #define BXT_BLC_PWM_DUTY(controller)   _MMIO_PIPE(controller, \
4913                                         _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
4914 
4915 #define PCH_GTC_CTL             _MMIO(0xe7000)
4916 #define   PCH_GTC_ENABLE        (1 << 31)
4917 
4918 /* TV port control */
4919 #define TV_CTL                  _MMIO(0x68000)
4920 /* Enables the TV encoder */
4921 # define TV_ENC_ENABLE                  (1 << 31)
4922 /* Sources the TV encoder input from pipe B instead of A. */
4923 # define TV_ENC_PIPE_SEL_SHIFT          30
4924 # define TV_ENC_PIPE_SEL_MASK           (1 << 30)
4925 # define TV_ENC_PIPE_SEL(pipe)          ((pipe) << 30)
4926 /* Outputs composite video (DAC A only) */
4927 # define TV_ENC_OUTPUT_COMPOSITE        (0 << 28)
4928 /* Outputs SVideo video (DAC B/C) */
4929 # define TV_ENC_OUTPUT_SVIDEO           (1 << 28)
4930 /* Outputs Component video (DAC A/B/C) */
4931 # define TV_ENC_OUTPUT_COMPONENT        (2 << 28)
4932 /* Outputs Composite and SVideo (DAC A/B/C) */
4933 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4934 # define TV_TRILEVEL_SYNC               (1 << 21)
4935 /* Enables slow sync generation (945GM only) */
4936 # define TV_SLOW_SYNC                   (1 << 20)
4937 /* Selects 4x oversampling for 480i and 576p */
4938 # define TV_OVERSAMPLE_4X               (0 << 18)
4939 /* Selects 2x oversampling for 720p and 1080i */
4940 # define TV_OVERSAMPLE_2X               (1 << 18)
4941 /* Selects no oversampling for 1080p */
4942 # define TV_OVERSAMPLE_NONE             (2 << 18)
4943 /* Selects 8x oversampling */
4944 # define TV_OVERSAMPLE_8X               (3 << 18)
4945 # define TV_OVERSAMPLE_MASK             (3 << 18)
4946 /* Selects progressive mode rather than interlaced */
4947 # define TV_PROGRESSIVE                 (1 << 17)
4948 /* Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
4949 # define TV_PAL_BURST                   (1 << 16)
4950 /* Field for setting delay of Y compared to C */
4951 # define TV_YC_SKEW_MASK                (7 << 12)
4952 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
4953 # define TV_ENC_SDP_FIX                 (1 << 11)
4954 /*
4955  * Enables a fix for the 915GM only.
4956  *
4957  * Not sure what it does.
4958  */
4959 # define TV_ENC_C0_FIX                  (1 << 10)
4960 /* Bits that must be preserved by software */
4961 # define TV_CTL_SAVE                    ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
4962 # define TV_FUSE_STATE_MASK             (3 << 4)
4963 /* Read-only state that reports all features enabled */
4964 # define TV_FUSE_STATE_ENABLED          (0 << 4)
4965 /* Read-only state that reports that Macrovision is disabled in hardware*/
4966 # define TV_FUSE_STATE_NO_MACROVISION   (1 << 4)
4967 /* Read-only state that reports that TV-out is disabled in hardware. */
4968 # define TV_FUSE_STATE_DISABLED         (2 << 4)
4969 /* Normal operation */
4970 # define TV_TEST_MODE_NORMAL            (0 << 0)
4971 /* Encoder test pattern 1 - combo pattern */
4972 # define TV_TEST_MODE_PATTERN_1         (1 << 0)
4973 /* Encoder test pattern 2 - full screen vertical 75% color bars */
4974 # define TV_TEST_MODE_PATTERN_2         (2 << 0)
4975 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
4976 # define TV_TEST_MODE_PATTERN_3         (3 << 0)
4977 /* Encoder test pattern 4 - random noise */
4978 # define TV_TEST_MODE_PATTERN_4         (4 << 0)
4979 /* Encoder test pattern 5 - linear color ramps */
4980 # define TV_TEST_MODE_PATTERN_5         (5 << 0)
4981 /*
4982  * This test mode forces the DACs to 50% of full output.
4983  *
4984  * This is used for load detection in combination with TVDAC_SENSE_MASK
4985  */
4986 # define TV_TEST_MODE_MONITOR_DETECT    (7 << 0)
4987 # define TV_TEST_MODE_MASK              (7 << 0)
4988 
4989 #define TV_DAC                  _MMIO(0x68004)
4990 # define TV_DAC_SAVE            0x00ffff00
4991 /*
4992  * Reports that DAC state change logic has reported change (RO).
4993  *
4994  * This gets cleared when TV_DAC_STATE_EN is cleared
4995 */
4996 # define TVDAC_STATE_CHG                (1 << 31)
4997 # define TVDAC_SENSE_MASK               (7 << 28)
4998 /* Reports that DAC A voltage is above the detect threshold */
4999 # define TVDAC_A_SENSE                  (1 << 30)
5000 /* Reports that DAC B voltage is above the detect threshold */
5001 # define TVDAC_B_SENSE                  (1 << 29)
5002 /* Reports that DAC C voltage is above the detect threshold */
5003 # define TVDAC_C_SENSE                  (1 << 28)
5004 /*
5005  * Enables DAC state detection logic, for load-based TV detection.
5006  *
5007  * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5008  * to off, for load detection to work.
5009  */
5010 # define TVDAC_STATE_CHG_EN             (1 << 27)
5011 /* Sets the DAC A sense value to high */
5012 # define TVDAC_A_SENSE_CTL              (1 << 26)
5013 /* Sets the DAC B sense value to high */
5014 # define TVDAC_B_SENSE_CTL              (1 << 25)
5015 /* Sets the DAC C sense value to high */
5016 # define TVDAC_C_SENSE_CTL              (1 << 24)
5017 /* Overrides the ENC_ENABLE and DAC voltage levels */
5018 # define DAC_CTL_OVERRIDE               (1 << 7)
5019 /* Sets the slew rate.  Must be preserved in software */
5020 # define ENC_TVDAC_SLEW_FAST            (1 << 6)
5021 # define DAC_A_1_3_V                    (0 << 4)
5022 # define DAC_A_1_1_V                    (1 << 4)
5023 # define DAC_A_0_7_V                    (2 << 4)
5024 # define DAC_A_MASK                     (3 << 4)
5025 # define DAC_B_1_3_V                    (0 << 2)
5026 # define DAC_B_1_1_V                    (1 << 2)
5027 # define DAC_B_0_7_V                    (2 << 2)
5028 # define DAC_B_MASK                     (3 << 2)
5029 # define DAC_C_1_3_V                    (0 << 0)
5030 # define DAC_C_1_1_V                    (1 << 0)
5031 # define DAC_C_0_7_V                    (2 << 0)
5032 # define DAC_C_MASK                     (3 << 0)
5033 
5034 /*
5035  * CSC coefficients are stored in a floating point format with 9 bits of
5036  * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
5037  * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5038  * -1 (0x3) being the only legal negative value.
5039  */
5040 #define TV_CSC_Y                _MMIO(0x68010)
5041 # define TV_RY_MASK                     0x07ff0000
5042 # define TV_RY_SHIFT                    16
5043 # define TV_GY_MASK                     0x00000fff
5044 # define TV_GY_SHIFT                    0
5045 
5046 #define TV_CSC_Y2               _MMIO(0x68014)
5047 # define TV_BY_MASK                     0x07ff0000
5048 # define TV_BY_SHIFT                    16
5049 /*
5050  * Y attenuation for component video.
5051  *
5052  * Stored in 1.9 fixed point.
5053  */
5054 # define TV_AY_MASK                     0x000003ff
5055 # define TV_AY_SHIFT                    0
5056 
5057 #define TV_CSC_U                _MMIO(0x68018)
5058 # define TV_RU_MASK                     0x07ff0000
5059 # define TV_RU_SHIFT                    16
5060 # define TV_GU_MASK                     0x000007ff
5061 # define TV_GU_SHIFT                    0
5062 
5063 #define TV_CSC_U2               _MMIO(0x6801c)
5064 # define TV_BU_MASK                     0x07ff0000
5065 # define TV_BU_SHIFT                    16
5066 /*
5067  * U attenuation for component video.
5068  *
5069  * Stored in 1.9 fixed point.
5070  */
5071 # define TV_AU_MASK                     0x000003ff
5072 # define TV_AU_SHIFT                    0
5073 
5074 #define TV_CSC_V                _MMIO(0x68020)
5075 # define TV_RV_MASK                     0x0fff0000
5076 # define TV_RV_SHIFT                    16
5077 # define TV_GV_MASK                     0x000007ff
5078 # define TV_GV_SHIFT                    0
5079 
5080 #define TV_CSC_V2               _MMIO(0x68024)
5081 # define TV_BV_MASK                     0x07ff0000
5082 # define TV_BV_SHIFT                    16
5083 /*
5084  * V attenuation for component video.
5085  *
5086  * Stored in 1.9 fixed point.
5087  */
5088 # define TV_AV_MASK                     0x000007ff
5089 # define TV_AV_SHIFT                    0
5090 
5091 #define TV_CLR_KNOBS            _MMIO(0x68028)
5092 /* 2s-complement brightness adjustment */
5093 # define TV_BRIGHTNESS_MASK             0xff000000
5094 # define TV_BRIGHTNESS_SHIFT            24
5095 /* Contrast adjustment, as a 2.6 unsigned floating point number */
5096 # define TV_CONTRAST_MASK               0x00ff0000
5097 # define TV_CONTRAST_SHIFT              16
5098 /* Saturation adjustment, as a 2.6 unsigned floating point number */
5099 # define TV_SATURATION_MASK             0x0000ff00
5100 # define TV_SATURATION_SHIFT            8
5101 /* Hue adjustment, as an integer phase angle in degrees */
5102 # define TV_HUE_MASK                    0x000000ff
5103 # define TV_HUE_SHIFT                   0
5104 
5105 #define TV_CLR_LEVEL            _MMIO(0x6802c)
5106 /* Controls the DAC level for black */
5107 # define TV_BLACK_LEVEL_MASK            0x01ff0000
5108 # define TV_BLACK_LEVEL_SHIFT           16
5109 /* Controls the DAC level for blanking */
5110 # define TV_BLANK_LEVEL_MASK            0x000001ff
5111 # define TV_BLANK_LEVEL_SHIFT           0
5112 
5113 #define TV_H_CTL_1              _MMIO(0x68030)
5114 /* Number of pixels in the hsync. */
5115 # define TV_HSYNC_END_MASK              0x1fff0000
5116 # define TV_HSYNC_END_SHIFT             16
5117 /* Total number of pixels minus one in the line (display and blanking). */
5118 # define TV_HTOTAL_MASK                 0x00001fff
5119 # define TV_HTOTAL_SHIFT                0
5120 
5121 #define TV_H_CTL_2              _MMIO(0x68034)
5122 /* Enables the colorburst (needed for non-component color) */
5123 # define TV_BURST_ENA                   (1 << 31)
5124 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
5125 # define TV_HBURST_START_SHIFT          16
5126 # define TV_HBURST_START_MASK           0x1fff0000
5127 /* Length of the colorburst */
5128 # define TV_HBURST_LEN_SHIFT            0
5129 # define TV_HBURST_LEN_MASK             0x0001fff
5130 
5131 #define TV_H_CTL_3              _MMIO(0x68038)
5132 /* End of hblank, measured in pixels minus one from start of hsync */
5133 # define TV_HBLANK_END_SHIFT            16
5134 # define TV_HBLANK_END_MASK             0x1fff0000
5135 /* Start of hblank, measured in pixels minus one from start of hsync */
5136 # define TV_HBLANK_START_SHIFT          0
5137 # define TV_HBLANK_START_MASK           0x0001fff
5138 
5139 #define TV_V_CTL_1              _MMIO(0x6803c)
5140 /* XXX */
5141 # define TV_NBR_END_SHIFT               16
5142 # define TV_NBR_END_MASK                0x07ff0000
5143 /* XXX */
5144 # define TV_VI_END_F1_SHIFT             8
5145 # define TV_VI_END_F1_MASK              0x00003f00
5146 /* XXX */
5147 # define TV_VI_END_F2_SHIFT             0
5148 # define TV_VI_END_F2_MASK              0x0000003f
5149 
5150 #define TV_V_CTL_2              _MMIO(0x68040)
5151 /* Length of vsync, in half lines */
5152 # define TV_VSYNC_LEN_MASK              0x07ff0000
5153 # define TV_VSYNC_LEN_SHIFT             16
5154 /* Offset of the start of vsync in field 1, measured in one less than the
5155  * number of half lines.
5156  */
5157 # define TV_VSYNC_START_F1_MASK         0x00007f00
5158 # define TV_VSYNC_START_F1_SHIFT        8
5159 /*
5160  * Offset of the start of vsync in field 2, measured in one less than the
5161  * number of half lines.
5162  */
5163 # define TV_VSYNC_START_F2_MASK         0x0000007f
5164 # define TV_VSYNC_START_F2_SHIFT        0
5165 
5166 #define TV_V_CTL_3              _MMIO(0x68044)
5167 /* Enables generation of the equalization signal */
5168 # define TV_EQUAL_ENA                   (1 << 31)
5169 /* Length of vsync, in half lines */
5170 # define TV_VEQ_LEN_MASK                0x007f0000
5171 # define TV_VEQ_LEN_SHIFT               16
5172 /* Offset of the start of equalization in field 1, measured in one less than
5173  * the number of half lines.
5174  */
5175 # define TV_VEQ_START_F1_MASK           0x0007f00
5176 # define TV_VEQ_START_F1_SHIFT          8
5177 /*
5178  * Offset of the start of equalization in field 2, measured in one less than
5179  * the number of half lines.
5180  */
5181 # define TV_VEQ_START_F2_MASK           0x000007f
5182 # define TV_VEQ_START_F2_SHIFT          0
5183 
5184 #define TV_V_CTL_4              _MMIO(0x68048)
5185 /*
5186  * Offset to start of vertical colorburst, measured in one less than the
5187  * number of lines from vertical start.
5188  */
5189 # define TV_VBURST_START_F1_MASK        0x003f0000
5190 # define TV_VBURST_START_F1_SHIFT       16
5191 /*
5192  * Offset to the end of vertical colorburst, measured in one less than the
5193  * number of lines from the start of NBR.
5194  */
5195 # define TV_VBURST_END_F1_MASK          0x000000ff
5196 # define TV_VBURST_END_F1_SHIFT         0
5197 
5198 #define TV_V_CTL_5              _MMIO(0x6804c)
5199 /*
5200  * Offset to start of vertical colorburst, measured in one less than the
5201  * number of lines from vertical start.
5202  */
5203 # define TV_VBURST_START_F2_MASK        0x003f0000
5204 # define TV_VBURST_START_F2_SHIFT       16
5205 /*
5206  * Offset to the end of vertical colorburst, measured in one less than the
5207  * number of lines from the start of NBR.
5208  */
5209 # define TV_VBURST_END_F2_MASK          0x000000ff
5210 # define TV_VBURST_END_F2_SHIFT         0
5211 
5212 #define TV_V_CTL_6              _MMIO(0x68050)
5213 /*
5214  * Offset to start of vertical colorburst, measured in one less than the
5215  * number of lines from vertical start.
5216  */
5217 # define TV_VBURST_START_F3_MASK        0x003f0000
5218 # define TV_VBURST_START_F3_SHIFT       16
5219 /*
5220  * Offset to the end of vertical colorburst, measured in one less than the
5221  * number of lines from the start of NBR.
5222  */
5223 # define TV_VBURST_END_F3_MASK          0x000000ff
5224 # define TV_VBURST_END_F3_SHIFT         0
5225 
5226 #define TV_V_CTL_7              _MMIO(0x68054)
5227 /*
5228  * Offset to start of vertical colorburst, measured in one less than the
5229  * number of lines from vertical start.
5230  */
5231 # define TV_VBURST_START_F4_MASK        0x003f0000
5232 # define TV_VBURST_START_F4_SHIFT       16
5233 /*
5234  * Offset to the end of vertical colorburst, measured in one less than the
5235  * number of lines from the start of NBR.
5236  */
5237 # define TV_VBURST_END_F4_MASK          0x000000ff
5238 # define TV_VBURST_END_F4_SHIFT         0
5239 
5240 #define TV_SC_CTL_1             _MMIO(0x68060)
5241 /* Turns on the first subcarrier phase generation DDA */
5242 # define TV_SC_DDA1_EN                  (1 << 31)
5243 /* Turns on the first subcarrier phase generation DDA */
5244 # define TV_SC_DDA2_EN                  (1 << 30)
5245 /* Turns on the first subcarrier phase generation DDA */
5246 # define TV_SC_DDA3_EN                  (1 << 29)
5247 /* Sets the subcarrier DDA to reset frequency every other field */
5248 # define TV_SC_RESET_EVERY_2            (0 << 24)
5249 /* Sets the subcarrier DDA to reset frequency every fourth field */
5250 # define TV_SC_RESET_EVERY_4            (1 << 24)
5251 /* Sets the subcarrier DDA to reset frequency every eighth field */
5252 # define TV_SC_RESET_EVERY_8            (2 << 24)
5253 /* Sets the subcarrier DDA to never reset the frequency */
5254 # define TV_SC_RESET_NEVER              (3 << 24)
5255 /* Sets the peak amplitude of the colorburst.*/
5256 # define TV_BURST_LEVEL_MASK            0x00ff0000
5257 # define TV_BURST_LEVEL_SHIFT           16
5258 /* Sets the increment of the first subcarrier phase generation DDA */
5259 # define TV_SCDDA1_INC_MASK             0x00000fff
5260 # define TV_SCDDA1_INC_SHIFT            0
5261 
5262 #define TV_SC_CTL_2             _MMIO(0x68064)
5263 /* Sets the rollover for the second subcarrier phase generation DDA */
5264 # define TV_SCDDA2_SIZE_MASK            0x7fff0000
5265 # define TV_SCDDA2_SIZE_SHIFT           16
5266 /* Sets the increent of the second subcarrier phase generation DDA */
5267 # define TV_SCDDA2_INC_MASK             0x00007fff
5268 # define TV_SCDDA2_INC_SHIFT            0
5269 
5270 #define TV_SC_CTL_3             _MMIO(0x68068)
5271 /* Sets the rollover for the third subcarrier phase generation DDA */
5272 # define TV_SCDDA3_SIZE_MASK            0x7fff0000
5273 # define TV_SCDDA3_SIZE_SHIFT           16
5274 /* Sets the increent of the third subcarrier phase generation DDA */
5275 # define TV_SCDDA3_INC_MASK             0x00007fff
5276 # define TV_SCDDA3_INC_SHIFT            0
5277 
5278 #define TV_WIN_POS              _MMIO(0x68070)
5279 /* X coordinate of the display from the start of horizontal active */
5280 # define TV_XPOS_MASK                   0x1fff0000
5281 # define TV_XPOS_SHIFT                  16
5282 /* Y coordinate of the display from the start of vertical active (NBR) */
5283 # define TV_YPOS_MASK                   0x00000fff
5284 # define TV_YPOS_SHIFT                  0
5285 
5286 #define TV_WIN_SIZE             _MMIO(0x68074)
5287 /* Horizontal size of the display window, measured in pixels*/
5288 # define TV_XSIZE_MASK                  0x1fff0000
5289 # define TV_XSIZE_SHIFT                 16
5290 /*
5291  * Vertical size of the display window, measured in pixels.
5292  *
5293  * Must be even for interlaced modes.
5294  */
5295 # define TV_YSIZE_MASK                  0x00000fff
5296 # define TV_YSIZE_SHIFT                 0
5297 
5298 #define TV_FILTER_CTL_1         _MMIO(0x68080)
5299 /*
5300  * Enables automatic scaling calculation.
5301  *
5302  * If set, the rest of the registers are ignored, and the calculated values can
5303  * be read back from the register.
5304  */
5305 # define TV_AUTO_SCALE                  (1 << 31)
5306 /*
5307  * Disables the vertical filter.
5308  *
5309  * This is required on modes more than 1024 pixels wide */
5310 # define TV_V_FILTER_BYPASS             (1 << 29)
5311 /* Enables adaptive vertical filtering */
5312 # define TV_VADAPT                      (1 << 28)
5313 # define TV_VADAPT_MODE_MASK            (3 << 26)
5314 /* Selects the least adaptive vertical filtering mode */
5315 # define TV_VADAPT_MODE_LEAST           (0 << 26)
5316 /* Selects the moderately adaptive vertical filtering mode */
5317 # define TV_VADAPT_MODE_MODERATE        (1 << 26)
5318 /* Selects the most adaptive vertical filtering mode */
5319 # define TV_VADAPT_MODE_MOST            (3 << 26)
5320 /*
5321  * Sets the horizontal scaling factor.
5322  *
5323  * This should be the fractional part of the horizontal scaling factor divided
5324  * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
5325  *
5326  * (src width - 1) / ((oversample * dest width) - 1)
5327  */
5328 # define TV_HSCALE_FRAC_MASK            0x00003fff
5329 # define TV_HSCALE_FRAC_SHIFT           0
5330 
5331 #define TV_FILTER_CTL_2         _MMIO(0x68084)
5332 /*
5333  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5334  *
5335  * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5336  */
5337 # define TV_VSCALE_INT_MASK             0x00038000
5338 # define TV_VSCALE_INT_SHIFT            15
5339 /*
5340  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5341  *
5342  * \sa TV_VSCALE_INT_MASK
5343  */
5344 # define TV_VSCALE_FRAC_MASK            0x00007fff
5345 # define TV_VSCALE_FRAC_SHIFT           0
5346 
5347 #define TV_FILTER_CTL_3         _MMIO(0x68088)
5348 /*
5349  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5350  *
5351  * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5352  *
5353  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5354  */
5355 # define TV_VSCALE_IP_INT_MASK          0x00038000
5356 # define TV_VSCALE_IP_INT_SHIFT         15
5357 /*
5358  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5359  *
5360  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5361  *
5362  * \sa TV_VSCALE_IP_INT_MASK
5363  */
5364 # define TV_VSCALE_IP_FRAC_MASK         0x00007fff
5365 # define TV_VSCALE_IP_FRAC_SHIFT                0
5366 
5367 #define TV_CC_CONTROL           _MMIO(0x68090)
5368 # define TV_CC_ENABLE                   (1 << 31)
5369 /*
5370  * Specifies which field to send the CC data in.
5371  *
5372  * CC data is usually sent in field 0.
5373  */
5374 # define TV_CC_FID_MASK                 (1 << 27)
5375 # define TV_CC_FID_SHIFT                27
5376 /* Sets the horizontal position of the CC data.  Usually 135. */
5377 # define TV_CC_HOFF_MASK                0x03ff0000
5378 # define TV_CC_HOFF_SHIFT               16
5379 /* Sets the vertical position of the CC data.  Usually 21 */
5380 # define TV_CC_LINE_MASK                0x0000003f
5381 # define TV_CC_LINE_SHIFT               0
5382 
5383 #define TV_CC_DATA              _MMIO(0x68094)
5384 # define TV_CC_RDY                      (1 << 31)
5385 /* Second word of CC data to be transmitted. */
5386 # define TV_CC_DATA_2_MASK              0x007f0000
5387 # define TV_CC_DATA_2_SHIFT             16
5388 /* First word of CC data to be transmitted. */
5389 # define TV_CC_DATA_1_MASK              0x0000007f
5390 # define TV_CC_DATA_1_SHIFT             0
5391 
5392 #define TV_H_LUMA(i)            _MMIO(0x68100 + (i) * 4) /* 60 registers */
5393 #define TV_H_CHROMA(i)          _MMIO(0x68200 + (i) * 4) /* 60 registers */
5394 #define TV_V_LUMA(i)            _MMIO(0x68300 + (i) * 4) /* 43 registers */
5395 #define TV_V_CHROMA(i)          _MMIO(0x68400 + (i) * 4) /* 43 registers */
5396 
5397 /* Display Port */
5398 #define DP_A                    _MMIO(0x64000) /* eDP */
5399 #define DP_B                    _MMIO(0x64100)
5400 #define DP_C                    _MMIO(0x64200)
5401 #define DP_D                    _MMIO(0x64300)
5402 
5403 #define VLV_DP_B                _MMIO(VLV_DISPLAY_BASE + 0x64100)
5404 #define VLV_DP_C                _MMIO(VLV_DISPLAY_BASE + 0x64200)
5405 #define CHV_DP_D                _MMIO(VLV_DISPLAY_BASE + 0x64300)
5406 
5407 #define   DP_PORT_EN                    (1 << 31)
5408 #define   DP_PIPE_SEL_SHIFT             30
5409 #define   DP_PIPE_SEL_MASK              (1 << 30)
5410 #define   DP_PIPE_SEL(pipe)             ((pipe) << 30)
5411 #define   DP_PIPE_SEL_SHIFT_IVB         29
5412 #define   DP_PIPE_SEL_MASK_IVB          (3 << 29)
5413 #define   DP_PIPE_SEL_IVB(pipe)         ((pipe) << 29)
5414 #define   DP_PIPE_SEL_SHIFT_CHV         16
5415 #define   DP_PIPE_SEL_MASK_CHV          (3 << 16)
5416 #define   DP_PIPE_SEL_CHV(pipe)         ((pipe) << 16)
5417 
5418 /* Link training mode - select a suitable mode for each stage */
5419 #define   DP_LINK_TRAIN_PAT_1           (0 << 28)
5420 #define   DP_LINK_TRAIN_PAT_2           (1 << 28)
5421 #define   DP_LINK_TRAIN_PAT_IDLE        (2 << 28)
5422 #define   DP_LINK_TRAIN_OFF             (3 << 28)
5423 #define   DP_LINK_TRAIN_MASK            (3 << 28)
5424 #define   DP_LINK_TRAIN_SHIFT           28
5425 
5426 /* CPT Link training mode */
5427 #define   DP_LINK_TRAIN_PAT_1_CPT       (0 << 8)
5428 #define   DP_LINK_TRAIN_PAT_2_CPT       (1 << 8)
5429 #define   DP_LINK_TRAIN_PAT_IDLE_CPT    (2 << 8)
5430 #define   DP_LINK_TRAIN_OFF_CPT         (3 << 8)
5431 #define   DP_LINK_TRAIN_MASK_CPT        (7 << 8)
5432 #define   DP_LINK_TRAIN_SHIFT_CPT       8
5433 
5434 /* Signal voltages. These are mostly controlled by the other end */
5435 #define   DP_VOLTAGE_0_4                (0 << 25)
5436 #define   DP_VOLTAGE_0_6                (1 << 25)
5437 #define   DP_VOLTAGE_0_8                (2 << 25)
5438 #define   DP_VOLTAGE_1_2                (3 << 25)
5439 #define   DP_VOLTAGE_MASK               (7 << 25)
5440 #define   DP_VOLTAGE_SHIFT              25
5441 
5442 /* Signal pre-emphasis levels, like voltages, the other end tells us what
5443  * they want
5444  */
5445 #define   DP_PRE_EMPHASIS_0             (0 << 22)
5446 #define   DP_PRE_EMPHASIS_3_5           (1 << 22)
5447 #define   DP_PRE_EMPHASIS_6             (2 << 22)
5448 #define   DP_PRE_EMPHASIS_9_5           (3 << 22)
5449 #define   DP_PRE_EMPHASIS_MASK          (7 << 22)
5450 #define   DP_PRE_EMPHASIS_SHIFT         22
5451 
5452 /* How many wires to use. I guess 3 was too hard */
5453 #define   DP_PORT_WIDTH(width)          (((width) - 1) << 19)
5454 #define   DP_PORT_WIDTH_MASK            (7 << 19)
5455 #define   DP_PORT_WIDTH_SHIFT           19
5456 
5457 /* Mystic DPCD version 1.1 special mode */
5458 #define   DP_ENHANCED_FRAMING           (1 << 18)
5459 
5460 /* eDP */
5461 #define   DP_PLL_FREQ_270MHZ            (0 << 16)
5462 #define   DP_PLL_FREQ_162MHZ            (1 << 16)
5463 #define   DP_PLL_FREQ_MASK              (3 << 16)
5464 
5465 /* locked once port is enabled */
5466 #define   DP_PORT_REVERSAL              (1 << 15)
5467 
5468 /* eDP */
5469 #define   DP_PLL_ENABLE                 (1 << 14)
5470 
5471 /* sends the clock on lane 15 of the PEG for debug */
5472 #define   DP_CLOCK_OUTPUT_ENABLE        (1 << 13)
5473 
5474 #define   DP_SCRAMBLING_DISABLE         (1 << 12)
5475 #define   DP_SCRAMBLING_DISABLE_IRONLAKE        (1 << 7)
5476 
5477 /* limit RGB values to avoid confusing TVs */
5478 #define   DP_COLOR_RANGE_16_235         (1 << 8)
5479 
5480 /* Turn on the audio link */
5481 #define   DP_AUDIO_OUTPUT_ENABLE        (1 << 6)
5482 
5483 /* vs and hs sync polarity */
5484 #define   DP_SYNC_VS_HIGH               (1 << 4)
5485 #define   DP_SYNC_HS_HIGH               (1 << 3)
5486 
5487 /* A fantasy */
5488 #define   DP_DETECTED                   (1 << 2)
5489 
5490 /* The aux channel provides a way to talk to the
5491  * signal sink for DDC etc. Max packet size supported
5492  * is 20 bytes in each direction, hence the 5 fixed
5493  * data registers
5494  */
5495 #define _DPA_AUX_CH_CTL         (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5496 #define _DPA_AUX_CH_DATA1       (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5497 #define _DPA_AUX_CH_DATA2       (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5498 #define _DPA_AUX_CH_DATA3       (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5499 #define _DPA_AUX_CH_DATA4       (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5500 #define _DPA_AUX_CH_DATA5       (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
5501 
5502 #define _DPB_AUX_CH_CTL         (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5503 #define _DPB_AUX_CH_DATA1       (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5504 #define _DPB_AUX_CH_DATA2       (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5505 #define _DPB_AUX_CH_DATA3       (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5506 #define _DPB_AUX_CH_DATA4       (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5507 #define _DPB_AUX_CH_DATA5       (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
5508 
5509 #define _DPC_AUX_CH_CTL         (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5510 #define _DPC_AUX_CH_DATA1       (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5511 #define _DPC_AUX_CH_DATA2       (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5512 #define _DPC_AUX_CH_DATA3       (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5513 #define _DPC_AUX_CH_DATA4       (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5514 #define _DPC_AUX_CH_DATA5       (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
5515 
5516 #define _DPD_AUX_CH_CTL         (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5517 #define _DPD_AUX_CH_DATA1       (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5518 #define _DPD_AUX_CH_DATA2       (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5519 #define _DPD_AUX_CH_DATA3       (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5520 #define _DPD_AUX_CH_DATA4       (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5521 #define _DPD_AUX_CH_DATA5       (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
5522 
5523 #define _DPE_AUX_CH_CTL         (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5524 #define _DPE_AUX_CH_DATA1       (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5525 #define _DPE_AUX_CH_DATA2       (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5526 #define _DPE_AUX_CH_DATA3       (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5527 #define _DPE_AUX_CH_DATA4       (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5528 #define _DPE_AUX_CH_DATA5       (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
5529 
5530 #define _DPF_AUX_CH_CTL         (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5531 #define _DPF_AUX_CH_DATA1       (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5532 #define _DPF_AUX_CH_DATA2       (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5533 #define _DPF_AUX_CH_DATA3       (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5534 #define _DPF_AUX_CH_DATA4       (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5535 #define _DPF_AUX_CH_DATA5       (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
5536 
5537 #define DP_AUX_CH_CTL(aux_ch)   _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5538 #define DP_AUX_CH_DATA(aux_ch, i)       _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5539 
5540 #define   DP_AUX_CH_CTL_SEND_BUSY           (1 << 31)
5541 #define   DP_AUX_CH_CTL_DONE                (1 << 30)
5542 #define   DP_AUX_CH_CTL_INTERRUPT           (1 << 29)
5543 #define   DP_AUX_CH_CTL_TIME_OUT_ERROR      (1 << 28)
5544 #define   DP_AUX_CH_CTL_TIME_OUT_400us      (0 << 26)
5545 #define   DP_AUX_CH_CTL_TIME_OUT_600us      (1 << 26)
5546 #define   DP_AUX_CH_CTL_TIME_OUT_800us      (2 << 26)
5547 #define   DP_AUX_CH_CTL_TIME_OUT_MAX        (3 << 26) /* Varies per platform */
5548 #define   DP_AUX_CH_CTL_TIME_OUT_MASK       (3 << 26)
5549 #define   DP_AUX_CH_CTL_RECEIVE_ERROR       (1 << 25)
5550 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
5551 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
5552 #define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
5553 #define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
5554 #define   DP_AUX_CH_CTL_AUX_AKSV_SELECT     (1 << 15)
5555 #define   DP_AUX_CH_CTL_MANCHESTER_TEST     (1 << 14)
5556 #define   DP_AUX_CH_CTL_SYNC_TEST           (1 << 13)
5557 #define   DP_AUX_CH_CTL_DEGLITCH_TEST       (1 << 12)
5558 #define   DP_AUX_CH_CTL_PRECHARGE_TEST      (1 << 11)
5559 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
5560 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
5561 #define   DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL    (1 << 14)
5562 #define   DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL     (1 << 13)
5563 #define   DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL    (1 << 12)
5564 #define   DP_AUX_CH_CTL_TBT_IO                  (1 << 11)
5565 #define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
5566 #define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
5567 #define   DP_AUX_CH_CTL_SYNC_PULSE_SKL(c)   ((c) - 1)
5568 
5569 /*
5570  * Computing GMCH M and N values for the Display Port link
5571  *
5572  * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5573  *
5574  * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5575  *
5576  * The GMCH value is used internally
5577  *
5578  * bytes_per_pixel is the number of bytes coming out of the plane,
5579  * which is after the LUTs, so we want the bytes for our color format.
5580  * For our current usage, this is always 3, one byte for R, G and B.
5581  */
5582 #define _PIPEA_DATA_M_G4X       0x70050
5583 #define _PIPEB_DATA_M_G4X       0x71050
5584 
5585 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5586 #define  TU_SIZE(x)             (((x) - 1) << 25) /* default size 64 */
5587 #define  TU_SIZE_SHIFT          25
5588 #define  TU_SIZE_MASK           (0x3f << 25)
5589 
5590 #define  DATA_LINK_M_N_MASK     (0xffffff)
5591 #define  DATA_LINK_N_MAX        (0x800000)
5592 
5593 #define _PIPEA_DATA_N_G4X       0x70054
5594 #define _PIPEB_DATA_N_G4X       0x71054
5595 #define   PIPE_GMCH_DATA_N_MASK                 (0xffffff)
5596 
5597 /*
5598  * Computing Link M and N values for the Display Port link
5599  *
5600  * Link M / N = pixel_clock / ls_clk
5601  *
5602  * (the DP spec calls pixel_clock the 'strm_clk')
5603  *
5604  * The Link value is transmitted in the Main Stream
5605  * Attributes and VB-ID.
5606  */
5607 
5608 #define _PIPEA_LINK_M_G4X       0x70060
5609 #define _PIPEB_LINK_M_G4X       0x71060
5610 #define   PIPEA_DP_LINK_M_MASK                  (0xffffff)
5611 
5612 #define _PIPEA_LINK_N_G4X       0x70064
5613 #define _PIPEB_LINK_N_G4X       0x71064
5614 #define   PIPEA_DP_LINK_N_MASK                  (0xffffff)
5615 
5616 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5617 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5618 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5619 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
5620 
5621 /* Display & cursor control */
5622 
5623 /* Pipe A */
5624 #define _PIPEADSL               0x70000
5625 #define   DSL_LINEMASK_GEN2     0x00000fff
5626 #define   DSL_LINEMASK_GEN3     0x00001fff
5627 #define _PIPEACONF              0x70008
5628 #define   PIPECONF_ENABLE       (1 << 31)
5629 #define   PIPECONF_DISABLE      0
5630 #define   PIPECONF_DOUBLE_WIDE  (1 << 30)
5631 #define   I965_PIPECONF_ACTIVE  (1 << 30)
5632 #define   PIPECONF_DSI_PLL_LOCKED       (1 << 29) /* vlv & pipe A only */
5633 #define   PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5634 #define   PIPECONF_SINGLE_WIDE  0
5635 #define   PIPECONF_PIPE_UNLOCKED 0
5636 #define   PIPECONF_PIPE_LOCKED  (1 << 25)
5637 #define   PIPECONF_FORCE_BORDER (1 << 25)
5638 #define   PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5639 #define   PIPECONF_GAMMA_MODE_MASK_ILK  (3 << 24) /* ilk-ivb */
5640 #define   PIPECONF_GAMMA_MODE_8BIT      (0 << 24) /* gmch,ilk-ivb */
5641 #define   PIPECONF_GAMMA_MODE_10BIT     (1 << 24) /* gmch,ilk-ivb */
5642 #define   PIPECONF_GAMMA_MODE_12BIT     (2 << 24) /* ilk-ivb */
5643 #define   PIPECONF_GAMMA_MODE_SPLIT     (3 << 24) /* ivb */
5644 #define   PIPECONF_GAMMA_MODE(x)        ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5645 #define   PIPECONF_GAMMA_MODE_SHIFT     24
5646 #define   PIPECONF_INTERLACE_MASK       (7 << 21)
5647 #define   PIPECONF_INTERLACE_MASK_HSW   (3 << 21)
5648 /* Note that pre-gen3 does not support interlaced display directly. Panel
5649  * fitting must be disabled on pre-ilk for interlaced. */
5650 #define   PIPECONF_PROGRESSIVE                  (0 << 21)
5651 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5652 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT       (5 << 21) /* gen4 only */
5653 #define   PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5654 #define   PIPECONF_INTERLACE_FIELD_0_ONLY       (7 << 21) /* gen3 only */
5655 /* Ironlake and later have a complete new set of values for interlaced. PFIT
5656  * means panel fitter required, PF means progressive fetch, DBL means power
5657  * saving pixel doubling. */
5658 #define   PIPECONF_PFIT_PF_INTERLACED_ILK       (1 << 21)
5659 #define   PIPECONF_INTERLACED_ILK               (3 << 21)
5660 #define   PIPECONF_INTERLACED_DBL_ILK           (4 << 21) /* ilk/snb only */
5661 #define   PIPECONF_PFIT_PF_INTERLACED_DBL_ILK   (5 << 21) /* ilk/snb only */
5662 #define   PIPECONF_INTERLACE_MODE_MASK          (7 << 21)
5663 #define   PIPECONF_EDP_RR_MODE_SWITCH           (1 << 20)
5664 #define   PIPECONF_CXSR_DOWNCLOCK       (1 << 16)
5665 #define   PIPECONF_EDP_RR_MODE_SWITCH_VLV       (1 << 14)
5666 #define   PIPECONF_COLOR_RANGE_SELECT   (1 << 13)
5667 #define   PIPECONF_BPC_MASK     (0x7 << 5)
5668 #define   PIPECONF_8BPC         (0 << 5)
5669 #define   PIPECONF_10BPC        (1 << 5)
5670 #define   PIPECONF_6BPC         (2 << 5)
5671 #define   PIPECONF_12BPC        (3 << 5)
5672 #define   PIPECONF_DITHER_EN    (1 << 4)
5673 #define   PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5674 #define   PIPECONF_DITHER_TYPE_SP (0 << 2)
5675 #define   PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5676 #define   PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5677 #define   PIPECONF_DITHER_TYPE_TEMP (3 << 2)
5678 #define _PIPEASTAT              0x70024
5679 #define   PIPE_FIFO_UNDERRUN_STATUS             (1UL << 31)
5680 #define   SPRITE1_FLIP_DONE_INT_EN_VLV          (1UL << 30)
5681 #define   PIPE_CRC_ERROR_ENABLE                 (1UL << 29)
5682 #define   PIPE_CRC_DONE_ENABLE                  (1UL << 28)
5683 #define   PERF_COUNTER2_INTERRUPT_EN            (1UL << 27)
5684 #define   PIPE_GMBUS_EVENT_ENABLE               (1UL << 27)
5685 #define   PLANE_FLIP_DONE_INT_EN_VLV            (1UL << 26)
5686 #define   PIPE_HOTPLUG_INTERRUPT_ENABLE         (1UL << 26)
5687 #define   PIPE_VSYNC_INTERRUPT_ENABLE           (1UL << 25)
5688 #define   PIPE_DISPLAY_LINE_COMPARE_ENABLE      (1UL << 24)
5689 #define   PIPE_DPST_EVENT_ENABLE                (1UL << 23)
5690 #define   SPRITE0_FLIP_DONE_INT_EN_VLV          (1UL << 22)
5691 #define   PIPE_LEGACY_BLC_EVENT_ENABLE          (1UL << 22)
5692 #define   PIPE_ODD_FIELD_INTERRUPT_ENABLE       (1UL << 21)
5693 #define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE      (1UL << 20)
5694 #define   PIPE_B_PSR_INTERRUPT_ENABLE_VLV       (1UL << 19)
5695 #define   PERF_COUNTER_INTERRUPT_EN             (1UL << 19)
5696 #define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE      (1UL << 18) /* pre-965 */
5697 #define   PIPE_START_VBLANK_INTERRUPT_ENABLE    (1UL << 18) /* 965 or later */
5698 #define   PIPE_FRAMESTART_INTERRUPT_ENABLE      (1UL << 17)
5699 #define   PIPE_VBLANK_INTERRUPT_ENABLE          (1UL << 17)
5700 #define   PIPEA_HBLANK_INT_EN_VLV               (1UL << 16)
5701 #define   PIPE_OVERLAY_UPDATED_ENABLE           (1UL << 16)
5702 #define   SPRITE1_FLIP_DONE_INT_STATUS_VLV      (1UL << 15)
5703 #define   SPRITE0_FLIP_DONE_INT_STATUS_VLV      (1UL << 14)
5704 #define   PIPE_CRC_ERROR_INTERRUPT_STATUS       (1UL << 13)
5705 #define   PIPE_CRC_DONE_INTERRUPT_STATUS        (1UL << 12)
5706 #define   PERF_COUNTER2_INTERRUPT_STATUS        (1UL << 11)
5707 #define   PIPE_GMBUS_INTERRUPT_STATUS           (1UL << 11)
5708 #define   PLANE_FLIP_DONE_INT_STATUS_VLV        (1UL << 10)
5709 #define   PIPE_HOTPLUG_INTERRUPT_STATUS         (1UL << 10)
5710 #define   PIPE_VSYNC_INTERRUPT_STATUS           (1UL << 9)
5711 #define   PIPE_DISPLAY_LINE_COMPARE_STATUS      (1UL << 8)
5712 #define   PIPE_DPST_EVENT_STATUS                (1UL << 7)
5713 #define   PIPE_A_PSR_STATUS_VLV                 (1UL << 6)
5714 #define   PIPE_LEGACY_BLC_EVENT_STATUS          (1UL << 6)
5715 #define   PIPE_ODD_FIELD_INTERRUPT_STATUS       (1UL << 5)
5716 #define   PIPE_EVEN_FIELD_INTERRUPT_STATUS      (1UL << 4)
5717 #define   PIPE_B_PSR_STATUS_VLV                 (1UL << 3)
5718 #define   PERF_COUNTER_INTERRUPT_STATUS         (1UL << 3)
5719 #define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS      (1UL << 2) /* pre-965 */
5720 #define   PIPE_START_VBLANK_INTERRUPT_STATUS    (1UL << 2) /* 965 or later */
5721 #define   PIPE_FRAMESTART_INTERRUPT_STATUS      (1UL << 1)
5722 #define   PIPE_VBLANK_INTERRUPT_STATUS          (1UL << 1)
5723 #define   PIPE_HBLANK_INT_STATUS                (1UL << 0)
5724 #define   PIPE_OVERLAY_UPDATED_STATUS           (1UL << 0)
5725 
5726 #define PIPESTAT_INT_ENABLE_MASK                0x7fff0000
5727 #define PIPESTAT_INT_STATUS_MASK                0x0000ffff
5728 
5729 #define PIPE_A_OFFSET           0x70000
5730 #define PIPE_B_OFFSET           0x71000
5731 #define PIPE_C_OFFSET           0x72000
5732 #define PIPE_D_OFFSET           0x73000
5733 #define CHV_PIPE_C_OFFSET       0x74000
5734 /*
5735  * There's actually no pipe EDP. Some pipe registers have
5736  * simply shifted from the pipe to the transcoder, while
5737  * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5738  * to access such registers in transcoder EDP.
5739  */
5740 #define PIPE_EDP_OFFSET 0x7f000
5741 
5742 /* ICL DSI 0 and 1 */
5743 #define PIPE_DSI0_OFFSET        0x7b000
5744 #define PIPE_DSI1_OFFSET        0x7b800
5745 
5746 #define PIPECONF(pipe)          _MMIO_PIPE2(pipe, _PIPEACONF)
5747 #define PIPEDSL(pipe)           _MMIO_PIPE2(pipe, _PIPEADSL)
5748 #define PIPEFRAME(pipe)         _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5749 #define PIPEFRAMEPIXEL(pipe)    _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5750 #define PIPESTAT(pipe)          _MMIO_PIPE2(pipe, _PIPEASTAT)
5751 
5752 #define  _PIPEAGCMAX           0x70010
5753 #define  _PIPEBGCMAX           0x71010
5754 #define PIPEGCMAX(pipe, i)     _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5755 
5756 #define _PIPE_MISC_A                    0x70030
5757 #define _PIPE_MISC_B                    0x71030
5758 #define   PIPEMISC_YUV420_ENABLE        (1 << 27)
5759 #define   PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5760 #define   PIPEMISC_HDR_MODE_PRECISION   (1 << 23) /* icl+ */
5761 #define   PIPEMISC_OUTPUT_COLORSPACE_YUV  (1 << 11)
5762 #define   PIPEMISC_DITHER_BPC_MASK      (7 << 5)
5763 #define   PIPEMISC_DITHER_8_BPC         (0 << 5)
5764 #define   PIPEMISC_DITHER_10_BPC        (1 << 5)
5765 #define   PIPEMISC_DITHER_6_BPC         (2 << 5)
5766 #define   PIPEMISC_DITHER_12_BPC        (3 << 5)
5767 #define   PIPEMISC_DITHER_ENABLE        (1 << 4)
5768 #define   PIPEMISC_DITHER_TYPE_MASK     (3 << 2)
5769 #define   PIPEMISC_DITHER_TYPE_SP       (0 << 2)
5770 #define PIPEMISC(pipe)                  _MMIO_PIPE2(pipe, _PIPE_MISC_A)
5771 
5772 /* Skylake+ pipe bottom (background) color */
5773 #define _SKL_BOTTOM_COLOR_A             0x70034
5774 #define   SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5775 #define   SKL_BOTTOM_COLOR_CSC_ENABLE   (1 << 30)
5776 #define SKL_BOTTOM_COLOR(pipe)          _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5777 
5778 #define VLV_DPFLIPSTAT                          _MMIO(VLV_DISPLAY_BASE + 0x70028)
5779 #define   PIPEB_LINE_COMPARE_INT_EN             (1 << 29)
5780 #define   PIPEB_HLINE_INT_EN                    (1 << 28)
5781 #define   PIPEB_VBLANK_INT_EN                   (1 << 27)
5782 #define   SPRITED_FLIP_DONE_INT_EN              (1 << 26)
5783 #define   SPRITEC_FLIP_DONE_INT_EN              (1 << 25)
5784 #define   PLANEB_FLIP_DONE_INT_EN               (1 << 24)
5785 #define   PIPE_PSR_INT_EN                       (1 << 22)
5786 #define   PIPEA_LINE_COMPARE_INT_EN             (1 << 21)
5787 #define   PIPEA_HLINE_INT_EN                    (1 << 20)
5788 #define   PIPEA_VBLANK_INT_EN                   (1 << 19)
5789 #define   SPRITEB_FLIP_DONE_INT_EN              (1 << 18)
5790 #define   SPRITEA_FLIP_DONE_INT_EN              (1 << 17)
5791 #define   PLANEA_FLIPDONE_INT_EN                (1 << 16)
5792 #define   PIPEC_LINE_COMPARE_INT_EN             (1 << 13)
5793 #define   PIPEC_HLINE_INT_EN                    (1 << 12)
5794 #define   PIPEC_VBLANK_INT_EN                   (1 << 11)
5795 #define   SPRITEF_FLIPDONE_INT_EN               (1 << 10)
5796 #define   SPRITEE_FLIPDONE_INT_EN               (1 << 9)
5797 #define   PLANEC_FLIPDONE_INT_EN                (1 << 8)
5798 
5799 #define DPINVGTT                                _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5800 #define   SPRITEF_INVALID_GTT_INT_EN            (1 << 27)
5801 #define   SPRITEE_INVALID_GTT_INT_EN            (1 << 26)
5802 #define   PLANEC_INVALID_GTT_INT_EN             (1 << 25)
5803 #define   CURSORC_INVALID_GTT_INT_EN            (1 << 24)
5804 #define   CURSORB_INVALID_GTT_INT_EN            (1 << 23)
5805 #define   CURSORA_INVALID_GTT_INT_EN            (1 << 22)
5806 #define   SPRITED_INVALID_GTT_INT_EN            (1 << 21)
5807 #define   SPRITEC_INVALID_GTT_INT_EN            (1 << 20)
5808 #define   PLANEB_INVALID_GTT_INT_EN             (1 << 19)
5809 #define   SPRITEB_INVALID_GTT_INT_EN            (1 << 18)
5810 #define   SPRITEA_INVALID_GTT_INT_EN            (1 << 17)
5811 #define   PLANEA_INVALID_GTT_INT_EN             (1 << 16)
5812 #define   DPINVGTT_EN_MASK                      0xff0000
5813 #define   DPINVGTT_EN_MASK_CHV                  0xfff0000
5814 #define   SPRITEF_INVALID_GTT_STATUS            (1 << 11)
5815 #define   SPRITEE_INVALID_GTT_STATUS            (1 << 10)
5816 #define   PLANEC_INVALID_GTT_STATUS             (1 << 9)
5817 #define   CURSORC_INVALID_GTT_STATUS            (1 << 8)
5818 #define   CURSORB_INVALID_GTT_STATUS            (1 << 7)
5819 #define   CURSORA_INVALID_GTT_STATUS            (1 << 6)
5820 #define   SPRITED_INVALID_GTT_STATUS            (1 << 5)
5821 #define   SPRITEC_INVALID_GTT_STATUS            (1 << 4)
5822 #define   PLANEB_INVALID_GTT_STATUS             (1 << 3)
5823 #define   SPRITEB_INVALID_GTT_STATUS            (1 << 2)
5824 #define   SPRITEA_INVALID_GTT_STATUS            (1 << 1)
5825 #define   PLANEA_INVALID_GTT_STATUS             (1 << 0)
5826 #define   DPINVGTT_STATUS_MASK                  0xff
5827 #define   DPINVGTT_STATUS_MASK_CHV              0xfff
5828 
5829 #define DSPARB                  _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
5830 #define   DSPARB_CSTART_MASK    (0x7f << 7)
5831 #define   DSPARB_CSTART_SHIFT   7
5832 #define   DSPARB_BSTART_MASK    (0x7f)
5833 #define   DSPARB_BSTART_SHIFT   0
5834 #define   DSPARB_BEND_SHIFT     9 /* on 855 */
5835 #define   DSPARB_AEND_SHIFT     0
5836 #define   DSPARB_SPRITEA_SHIFT_VLV      0
5837 #define   DSPARB_SPRITEA_MASK_VLV       (0xff << 0)
5838 #define   DSPARB_SPRITEB_SHIFT_VLV      8
5839 #define   DSPARB_SPRITEB_MASK_VLV       (0xff << 8)
5840 #define   DSPARB_SPRITEC_SHIFT_VLV      16
5841 #define   DSPARB_SPRITEC_MASK_VLV       (0xff << 16)
5842 #define   DSPARB_SPRITED_SHIFT_VLV      24
5843 #define   DSPARB_SPRITED_MASK_VLV       (0xff << 24)
5844 #define DSPARB2                         _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
5845 #define   DSPARB_SPRITEA_HI_SHIFT_VLV   0
5846 #define   DSPARB_SPRITEA_HI_MASK_VLV    (0x1 << 0)
5847 #define   DSPARB_SPRITEB_HI_SHIFT_VLV   4
5848 #define   DSPARB_SPRITEB_HI_MASK_VLV    (0x1 << 4)
5849 #define   DSPARB_SPRITEC_HI_SHIFT_VLV   8
5850 #define   DSPARB_SPRITEC_HI_MASK_VLV    (0x1 << 8)
5851 #define   DSPARB_SPRITED_HI_SHIFT_VLV   12
5852 #define   DSPARB_SPRITED_HI_MASK_VLV    (0x1 << 12)
5853 #define   DSPARB_SPRITEE_HI_SHIFT_VLV   16
5854 #define   DSPARB_SPRITEE_HI_MASK_VLV    (0x1 << 16)
5855 #define   DSPARB_SPRITEF_HI_SHIFT_VLV   20
5856 #define   DSPARB_SPRITEF_HI_MASK_VLV    (0x1 << 20)
5857 #define DSPARB3                         _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
5858 #define   DSPARB_SPRITEE_SHIFT_VLV      0
5859 #define   DSPARB_SPRITEE_MASK_VLV       (0xff << 0)
5860 #define   DSPARB_SPRITEF_SHIFT_VLV      8
5861 #define   DSPARB_SPRITEF_MASK_VLV       (0xff << 8)
5862 
5863 /* pnv/gen4/g4x/vlv/chv */
5864 #define DSPFW1          _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
5865 #define   DSPFW_SR_SHIFT                23
5866 #define   DSPFW_SR_MASK                 (0x1ff << 23)
5867 #define   DSPFW_CURSORB_SHIFT           16
5868 #define   DSPFW_CURSORB_MASK            (0x3f << 16)
5869 #define   DSPFW_PLANEB_SHIFT            8
5870 #define   DSPFW_PLANEB_MASK             (0x7f << 8)
5871 #define   DSPFW_PLANEB_MASK_VLV         (0xff << 8) /* vlv/chv */
5872 #define   DSPFW_PLANEA_SHIFT            0
5873 #define   DSPFW_PLANEA_MASK             (0x7f << 0)
5874 #define   DSPFW_PLANEA_MASK_VLV         (0xff << 0) /* vlv/chv */
5875 #define DSPFW2          _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
5876 #define   DSPFW_FBC_SR_EN               (1 << 31)         /* g4x */
5877 #define   DSPFW_FBC_SR_SHIFT            28
5878 #define   DSPFW_FBC_SR_MASK             (0x7 << 28) /* g4x */
5879 #define   DSPFW_FBC_HPLL_SR_SHIFT       24
5880 #define   DSPFW_FBC_HPLL_SR_MASK        (0xf << 24) /* g4x */
5881 #define   DSPFW_SPRITEB_SHIFT           (16)
5882 #define   DSPFW_SPRITEB_MASK            (0x7f << 16) /* g4x */
5883 #define   DSPFW_SPRITEB_MASK_VLV        (0xff << 16) /* vlv/chv */
5884 #define   DSPFW_CURSORA_SHIFT           8
5885 #define   DSPFW_CURSORA_MASK            (0x3f << 8)
5886 #define   DSPFW_PLANEC_OLD_SHIFT        0
5887 #define   DSPFW_PLANEC_OLD_MASK         (0x7f << 0) /* pre-gen4 sprite C */
5888 #define   DSPFW_SPRITEA_SHIFT           0
5889 #define   DSPFW_SPRITEA_MASK            (0x7f << 0) /* g4x */
5890 #define   DSPFW_SPRITEA_MASK_VLV        (0xff << 0) /* vlv/chv */
5891 #define DSPFW3          _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
5892 #define   DSPFW_HPLL_SR_EN              (1 << 31)
5893 #define   PINEVIEW_SELF_REFRESH_EN      (1 << 30)
5894 #define   DSPFW_CURSOR_SR_SHIFT         24
5895 #define   DSPFW_CURSOR_SR_MASK          (0x3f << 24)
5896 #define   DSPFW_HPLL_CURSOR_SHIFT       16
5897 #define   DSPFW_HPLL_CURSOR_MASK        (0x3f << 16)
5898 #define   DSPFW_HPLL_SR_SHIFT           0
5899 #define   DSPFW_HPLL_SR_MASK            (0x1ff << 0)
5900 
5901 /* vlv/chv */
5902 #define DSPFW4          _MMIO(VLV_DISPLAY_BASE + 0x70070)
5903 #define   DSPFW_SPRITEB_WM1_SHIFT       16
5904 #define   DSPFW_SPRITEB_WM1_MASK        (0xff << 16)
5905 #define   DSPFW_CURSORA_WM1_SHIFT       8
5906 #define   DSPFW_CURSORA_WM1_MASK        (0x3f << 8)
5907 #define   DSPFW_SPRITEA_WM1_SHIFT       0
5908 #define   DSPFW_SPRITEA_WM1_MASK        (0xff << 0)
5909 #define DSPFW5          _MMIO(VLV_DISPLAY_BASE + 0x70074)
5910 #define   DSPFW_PLANEB_WM1_SHIFT        24
5911 #define   DSPFW_PLANEB_WM1_MASK         (0xff << 24)
5912 #define   DSPFW_PLANEA_WM1_SHIFT        16
5913 #define   DSPFW_PLANEA_WM1_MASK         (0xff << 16)
5914 #define   DSPFW_CURSORB_WM1_SHIFT       8
5915 #define   DSPFW_CURSORB_WM1_MASK        (0x3f << 8)
5916 #define   DSPFW_CURSOR_SR_WM1_SHIFT     0
5917 #define   DSPFW_CURSOR_SR_WM1_MASK      (0x3f << 0)
5918 #define DSPFW6          _MMIO(VLV_DISPLAY_BASE + 0x70078)
5919 #define   DSPFW_SR_WM1_SHIFT            0
5920 #define   DSPFW_SR_WM1_MASK             (0x1ff << 0)
5921 #define DSPFW7          _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5922 #define DSPFW7_CHV      _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
5923 #define   DSPFW_SPRITED_WM1_SHIFT       24
5924 #define   DSPFW_SPRITED_WM1_MASK        (0xff << 24)
5925 #define   DSPFW_SPRITED_SHIFT           16
5926 #define   DSPFW_SPRITED_MASK_VLV        (0xff << 16)
5927 #define   DSPFW_SPRITEC_WM1_SHIFT       8
5928 #define   DSPFW_SPRITEC_WM1_MASK        (0xff << 8)
5929 #define   DSPFW_SPRITEC_SHIFT           0
5930 #define   DSPFW_SPRITEC_MASK_VLV        (0xff << 0)
5931 #define DSPFW8_CHV      _MMIO(VLV_DISPLAY_BASE + 0x700b8)
5932 #define   DSPFW_SPRITEF_WM1_SHIFT       24
5933 #define   DSPFW_SPRITEF_WM1_MASK        (0xff << 24)
5934 #define   DSPFW_SPRITEF_SHIFT           16
5935 #define   DSPFW_SPRITEF_MASK_VLV        (0xff << 16)
5936 #define   DSPFW_SPRITEE_WM1_SHIFT       8
5937 #define   DSPFW_SPRITEE_WM1_MASK        (0xff << 8)
5938 #define   DSPFW_SPRITEE_SHIFT           0
5939 #define   DSPFW_SPRITEE_MASK_VLV        (0xff << 0)
5940 #define DSPFW9_CHV      _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
5941 #define   DSPFW_PLANEC_WM1_SHIFT        24
5942 #define   DSPFW_PLANEC_WM1_MASK         (0xff << 24)
5943 #define   DSPFW_PLANEC_SHIFT            16
5944 #define   DSPFW_PLANEC_MASK_VLV         (0xff << 16)
5945 #define   DSPFW_CURSORC_WM1_SHIFT       8
5946 #define   DSPFW_CURSORC_WM1_MASK        (0x3f << 16)
5947 #define   DSPFW_CURSORC_SHIFT           0
5948 #define   DSPFW_CURSORC_MASK            (0x3f << 0)
5949 
5950 /* vlv/chv high order bits */
5951 #define DSPHOWM         _MMIO(VLV_DISPLAY_BASE + 0x70064)
5952 #define   DSPFW_SR_HI_SHIFT             24
5953 #define   DSPFW_SR_HI_MASK              (3 << 24) /* 2 bits for chv, 1 for vlv */
5954 #define   DSPFW_SPRITEF_HI_SHIFT        23
5955 #define   DSPFW_SPRITEF_HI_MASK         (1 << 23)
5956 #define   DSPFW_SPRITEE_HI_SHIFT        22
5957 #define   DSPFW_SPRITEE_HI_MASK         (1 << 22)
5958 #define   DSPFW_PLANEC_HI_SHIFT         21
5959 #define   DSPFW_PLANEC_HI_MASK          (1 << 21)
5960 #define   DSPFW_SPRITED_HI_SHIFT        20
5961 #define   DSPFW_SPRITED_HI_MASK         (1 << 20)
5962 #define   DSPFW_SPRITEC_HI_SHIFT        16
5963 #define   DSPFW_SPRITEC_HI_MASK         (1 << 16)
5964 #define   DSPFW_PLANEB_HI_SHIFT         12
5965 #define   DSPFW_PLANEB_HI_MASK          (1 << 12)
5966 #define   DSPFW_SPRITEB_HI_SHIFT        8
5967 #define   DSPFW_SPRITEB_HI_MASK         (1 << 8)
5968 #define   DSPFW_SPRITEA_HI_SHIFT        4
5969 #define   DSPFW_SPRITEA_HI_MASK         (1 << 4)
5970 #define   DSPFW_PLANEA_HI_SHIFT         0
5971 #define   DSPFW_PLANEA_HI_MASK          (1 << 0)
5972 #define DSPHOWM1        _MMIO(VLV_DISPLAY_BASE + 0x70068)
5973 #define   DSPFW_SR_WM1_HI_SHIFT         24
5974 #define   DSPFW_SR_WM1_HI_MASK          (3 << 24) /* 2 bits for chv, 1 for vlv */
5975 #define   DSPFW_SPRITEF_WM1_HI_SHIFT    23
5976 #define   DSPFW_SPRITEF_WM1_HI_MASK     (1 << 23)
5977 #define   DSPFW_SPRITEE_WM1_HI_SHIFT    22
5978 #define   DSPFW_SPRITEE_WM1_HI_MASK     (1 << 22)
5979 #define   DSPFW_PLANEC_WM1_HI_SHIFT     21
5980 #define   DSPFW_PLANEC_WM1_HI_MASK      (1 << 21)
5981 #define   DSPFW_SPRITED_WM1_HI_SHIFT    20
5982 #define   DSPFW_SPRITED_WM1_HI_MASK     (1 << 20)
5983 #define   DSPFW_SPRITEC_WM1_HI_SHIFT    16
5984 #define   DSPFW_SPRITEC_WM1_HI_MASK     (1 << 16)
5985 #define   DSPFW_PLANEB_WM1_HI_SHIFT     12
5986 #define   DSPFW_PLANEB_WM1_HI_MASK      (1 << 12)
5987 #define   DSPFW_SPRITEB_WM1_HI_SHIFT    8
5988 #define   DSPFW_SPRITEB_WM1_HI_MASK     (1 << 8)
5989 #define   DSPFW_SPRITEA_WM1_HI_SHIFT    4
5990 #define   DSPFW_SPRITEA_WM1_HI_MASK     (1 << 4)
5991 #define   DSPFW_PLANEA_WM1_HI_SHIFT     0
5992 #define   DSPFW_PLANEA_WM1_HI_MASK      (1 << 0)
5993 
5994 /* drain latency register values*/
5995 #define VLV_DDL(pipe)                   _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
5996 #define DDL_CURSOR_SHIFT                24
5997 #define DDL_SPRITE_SHIFT(sprite)        (8 + 8 * (sprite))
5998 #define DDL_PLANE_SHIFT                 0
5999 #define DDL_PRECISION_HIGH              (1 << 7)
6000 #define DDL_PRECISION_LOW               (0 << 7)
6001 #define DRAIN_LATENCY_MASK              0x7f
6002 
6003 #define CBR1_VLV                        _MMIO(VLV_DISPLAY_BASE + 0x70400)
6004 #define  CBR_PND_DEADLINE_DISABLE       (1 << 31)
6005 #define  CBR_PWM_CLOCK_MUX_SELECT       (1 << 30)
6006 
6007 #define CBR4_VLV                        _MMIO(VLV_DISPLAY_BASE + 0x70450)
6008 #define  CBR_DPLLBMD_PIPE(pipe)         (1 << (7 + (pipe) * 11)) /* pipes B and C */
6009 
6010 /* FIFO watermark sizes etc */
6011 #define G4X_FIFO_LINE_SIZE      64
6012 #define I915_FIFO_LINE_SIZE     64
6013 #define I830_FIFO_LINE_SIZE     32
6014 
6015 #define VALLEYVIEW_FIFO_SIZE    255
6016 #define G4X_FIFO_SIZE           127
6017 #define I965_FIFO_SIZE          512
6018 #define I945_FIFO_SIZE          127
6019 #define I915_FIFO_SIZE          95
6020 #define I855GM_FIFO_SIZE        127 /* In cachelines */
6021 #define I830_FIFO_SIZE          95
6022 
6023 #define VALLEYVIEW_MAX_WM       0xff
6024 #define G4X_MAX_WM              0x3f
6025 #define I915_MAX_WM             0x3f
6026 
6027 #define PINEVIEW_DISPLAY_FIFO   512 /* in 64byte unit */
6028 #define PINEVIEW_FIFO_LINE_SIZE 64
6029 #define PINEVIEW_MAX_WM         0x1ff
6030 #define PINEVIEW_DFT_WM         0x3f
6031 #define PINEVIEW_DFT_HPLLOFF_WM 0
6032 #define PINEVIEW_GUARD_WM               10
6033 #define PINEVIEW_CURSOR_FIFO            64
6034 #define PINEVIEW_CURSOR_MAX_WM  0x3f
6035 #define PINEVIEW_CURSOR_DFT_WM  0
6036 #define PINEVIEW_CURSOR_GUARD_WM        5
6037 
6038 #define VALLEYVIEW_CURSOR_MAX_WM 64
6039 #define I965_CURSOR_FIFO        64
6040 #define I965_CURSOR_MAX_WM      32
6041 #define I965_CURSOR_DFT_WM      8
6042 
6043 /* Watermark register definitions for SKL */
6044 #define _CUR_WM_A_0             0x70140
6045 #define _CUR_WM_B_0             0x71140
6046 #define _PLANE_WM_1_A_0         0x70240
6047 #define _PLANE_WM_1_B_0         0x71240
6048 #define _PLANE_WM_2_A_0         0x70340
6049 #define _PLANE_WM_2_B_0         0x71340
6050 #define _PLANE_WM_TRANS_1_A_0   0x70268
6051 #define _PLANE_WM_TRANS_1_B_0   0x71268
6052 #define _PLANE_WM_TRANS_2_A_0   0x70368
6053 #define _PLANE_WM_TRANS_2_B_0   0x71368
6054 #define _CUR_WM_TRANS_A_0       0x70168
6055 #define _CUR_WM_TRANS_B_0       0x71168
6056 #define   PLANE_WM_EN           (1 << 31)
6057 #define   PLANE_WM_IGNORE_LINES (1 << 30)
6058 #define   PLANE_WM_LINES_SHIFT  14
6059 #define   PLANE_WM_LINES_MASK   0x1f
6060 #define   PLANE_WM_BLOCKS_MASK  0x7ff /* skl+: 10 bits, icl+ 11 bits */
6061 
6062 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
6063 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6064 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
6065 
6066 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6067 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
6068 #define _PLANE_WM_BASE(pipe, plane)     \
6069                         _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6070 #define PLANE_WM(pipe, plane, level)    \
6071                         _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
6072 #define _PLANE_WM_TRANS_1(pipe) \
6073                         _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
6074 #define _PLANE_WM_TRANS_2(pipe) \
6075                         _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
6076 #define PLANE_WM_TRANS(pipe, plane)     \
6077         _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
6078 
6079 /* define the Watermark register on Ironlake */
6080 #define WM0_PIPEA_ILK           _MMIO(0x45100)
6081 #define  WM0_PIPE_PLANE_MASK    (0xffff << 16)
6082 #define  WM0_PIPE_PLANE_SHIFT   16
6083 #define  WM0_PIPE_SPRITE_MASK   (0xff << 8)
6084 #define  WM0_PIPE_SPRITE_SHIFT  8
6085 #define  WM0_PIPE_CURSOR_MASK   (0xff)
6086 
6087 #define WM0_PIPEB_ILK           _MMIO(0x45104)
6088 #define WM0_PIPEC_IVB           _MMIO(0x45200)
6089 #define WM1_LP_ILK              _MMIO(0x45108)
6090 #define  WM1_LP_SR_EN           (1 << 31)
6091 #define  WM1_LP_LATENCY_SHIFT   24
6092 #define  WM1_LP_LATENCY_MASK    (0x7f << 24)
6093 #define  WM1_LP_FBC_MASK        (0xf << 20)
6094 #define  WM1_LP_FBC_SHIFT       20
6095 #define  WM1_LP_FBC_SHIFT_BDW   19
6096 #define  WM1_LP_SR_MASK         (0x7ff << 8)
6097 #define  WM1_LP_SR_SHIFT        8
6098 #define  WM1_LP_CURSOR_MASK     (0xff)
6099 #define WM2_LP_ILK              _MMIO(0x4510c)
6100 #define  WM2_LP_EN              (1 << 31)
6101 #define WM3_LP_ILK              _MMIO(0x45110)
6102 #define  WM3_LP_EN              (1 << 31)
6103 #define WM1S_LP_ILK             _MMIO(0x45120)
6104 #define WM2S_LP_IVB             _MMIO(0x45124)
6105 #define WM3S_LP_IVB             _MMIO(0x45128)
6106 #define  WM1S_LP_EN             (1 << 31)
6107 
6108 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6109         (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6110          ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6111 
6112 /* Memory latency timer register */
6113 #define MLTR_ILK                _MMIO(0x11222)
6114 #define  MLTR_WM1_SHIFT         0
6115 #define  MLTR_WM2_SHIFT         8
6116 /* the unit of memory self-refresh latency time is 0.5us */
6117 #define  ILK_SRLT_MASK          0x3f
6118 
6119 
6120 /* the address where we get all kinds of latency value */
6121 #define SSKPD                   _MMIO(0x5d10)
6122 #define SSKPD_WM_MASK           0x3f
6123 #define SSKPD_WM0_SHIFT         0
6124 #define SSKPD_WM1_SHIFT         8
6125 #define SSKPD_WM2_SHIFT         16
6126 #define SSKPD_WM3_SHIFT         24
6127 
6128 /*
6129  * The two pipe frame counter registers are not synchronized, so
6130  * reading a stable value is somewhat tricky. The following code
6131  * should work:
6132  *
6133  *  do {
6134  *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6135  *             PIPE_FRAME_HIGH_SHIFT;
6136  *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6137  *             PIPE_FRAME_LOW_SHIFT);
6138  *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6139  *             PIPE_FRAME_HIGH_SHIFT);
6140  *  } while (high1 != high2);
6141  *  frame = (high1 << 8) | low1;
6142  */
6143 #define _PIPEAFRAMEHIGH          0x70040
6144 #define   PIPE_FRAME_HIGH_MASK    0x0000ffff
6145 #define   PIPE_FRAME_HIGH_SHIFT   0
6146 #define _PIPEAFRAMEPIXEL         0x70044
6147 #define   PIPE_FRAME_LOW_MASK     0xff000000
6148 #define   PIPE_FRAME_LOW_SHIFT    24
6149 #define   PIPE_PIXEL_MASK         0x00ffffff
6150 #define   PIPE_PIXEL_SHIFT        0
6151 /* GM45+ just has to be different */
6152 #define _PIPEA_FRMCOUNT_G4X     0x70040
6153 #define _PIPEA_FLIPCOUNT_G4X    0x70044
6154 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6155 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
6156 
6157 /* Cursor A & B regs */
6158 #define _CURACNTR               0x70080
6159 /* Old style CUR*CNTR flags (desktop 8xx) */
6160 #define   CURSOR_ENABLE         0x80000000
6161 #define   CURSOR_GAMMA_ENABLE   0x40000000
6162 #define   CURSOR_STRIDE_SHIFT   28
6163 #define   CURSOR_STRIDE(x)      ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
6164 #define   CURSOR_FORMAT_SHIFT   24
6165 #define   CURSOR_FORMAT_MASK    (0x07 << CURSOR_FORMAT_SHIFT)
6166 #define   CURSOR_FORMAT_2C      (0x00 << CURSOR_FORMAT_SHIFT)
6167 #define   CURSOR_FORMAT_3C      (0x01 << CURSOR_FORMAT_SHIFT)
6168 #define   CURSOR_FORMAT_4C      (0x02 << CURSOR_FORMAT_SHIFT)
6169 #define   CURSOR_FORMAT_ARGB    (0x04 << CURSOR_FORMAT_SHIFT)
6170 #define   CURSOR_FORMAT_XRGB    (0x05 << CURSOR_FORMAT_SHIFT)
6171 /* New style CUR*CNTR flags */
6172 #define   MCURSOR_MODE          0x27
6173 #define   MCURSOR_MODE_DISABLE   0x00
6174 #define   MCURSOR_MODE_128_32B_AX 0x02
6175 #define   MCURSOR_MODE_256_32B_AX 0x03
6176 #define   MCURSOR_MODE_64_32B_AX 0x07
6177 #define   MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6178 #define   MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6179 #define   MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
6180 #define   MCURSOR_PIPE_SELECT_MASK      (0x3 << 28)
6181 #define   MCURSOR_PIPE_SELECT_SHIFT     28
6182 #define   MCURSOR_PIPE_SELECT(pipe)     ((pipe) << 28)
6183 #define   MCURSOR_GAMMA_ENABLE  (1 << 26)
6184 #define   MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6185 #define   MCURSOR_ROTATE_180    (1 << 15)
6186 #define   MCURSOR_TRICKLE_FEED_DISABLE  (1 << 14)
6187 #define _CURABASE               0x70084
6188 #define _CURAPOS                0x70088
6189 #define   CURSOR_POS_MASK       0x007FF
6190 #define   CURSOR_POS_SIGN       0x8000
6191 #define   CURSOR_X_SHIFT        0
6192 #define   CURSOR_Y_SHIFT        16
6193 #define CURSIZE                 _MMIO(0x700a0) /* 845/865 */
6194 #define _CUR_FBC_CTL_A          0x700a0 /* ivb+ */
6195 #define   CUR_FBC_CTL_EN        (1 << 31)
6196 #define _CURASURFLIVE           0x700ac /* g4x+ */
6197 #define _CURBCNTR               0x700c0
6198 #define _CURBBASE               0x700c4
6199 #define _CURBPOS                0x700c8
6200 
6201 #define _CURBCNTR_IVB           0x71080
6202 #define _CURBBASE_IVB           0x71084
6203 #define _CURBPOS_IVB            0x71088
6204 
6205 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6206 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6207 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
6208 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
6209 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
6210 
6211 #define CURSOR_A_OFFSET 0x70080
6212 #define CURSOR_B_OFFSET 0x700c0
6213 #define CHV_CURSOR_C_OFFSET 0x700e0
6214 #define IVB_CURSOR_B_OFFSET 0x71080
6215 #define IVB_CURSOR_C_OFFSET 0x72080
6216 
6217 /* Display A control */
6218 #define _DSPACNTR                               0x70180
6219 #define   DISPLAY_PLANE_ENABLE                  (1 << 31)
6220 #define   DISPLAY_PLANE_DISABLE                 0
6221 #define   DISPPLANE_GAMMA_ENABLE                (1 << 30)
6222 #define   DISPPLANE_GAMMA_DISABLE               0
6223 #define   DISPPLANE_PIXFORMAT_MASK              (0xf << 26)
6224 #define   DISPPLANE_YUV422                      (0x0 << 26)
6225 #define   DISPPLANE_8BPP                        (0x2 << 26)
6226 #define   DISPPLANE_BGRA555                     (0x3 << 26)
6227 #define   DISPPLANE_BGRX555                     (0x4 << 26)
6228 #define   DISPPLANE_BGRX565                     (0x5 << 26)
6229 #define   DISPPLANE_BGRX888                     (0x6 << 26)
6230 #define   DISPPLANE_BGRA888                     (0x7 << 26)
6231 #define   DISPPLANE_RGBX101010                  (0x8 << 26)
6232 #define   DISPPLANE_RGBA101010                  (0x9 << 26)
6233 #define   DISPPLANE_BGRX101010                  (0xa << 26)
6234 #define   DISPPLANE_RGBX161616                  (0xc << 26)
6235 #define   DISPPLANE_RGBX888                     (0xe << 26)
6236 #define   DISPPLANE_RGBA888                     (0xf << 26)
6237 #define   DISPPLANE_STEREO_ENABLE               (1 << 25)
6238 #define   DISPPLANE_STEREO_DISABLE              0
6239 #define   DISPPLANE_PIPE_CSC_ENABLE             (1 << 24) /* ilk+ */
6240 #define   DISPPLANE_SEL_PIPE_SHIFT              24
6241 #define   DISPPLANE_SEL_PIPE_MASK               (3 << DISPPLANE_SEL_PIPE_SHIFT)
6242 #define   DISPPLANE_SEL_PIPE(pipe)              ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6243 #define   DISPPLANE_SRC_KEY_ENABLE              (1 << 22)
6244 #define   DISPPLANE_SRC_KEY_DISABLE             0
6245 #define   DISPPLANE_LINE_DOUBLE                 (1 << 20)
6246 #define   DISPPLANE_NO_LINE_DOUBLE              0
6247 #define   DISPPLANE_STEREO_POLARITY_FIRST       0
6248 #define   DISPPLANE_STEREO_POLARITY_SECOND      (1 << 18)
6249 #define   DISPPLANE_ALPHA_PREMULTIPLY           (1 << 16) /* CHV pipe B */
6250 #define   DISPPLANE_ROTATE_180                  (1 << 15)
6251 #define   DISPPLANE_TRICKLE_FEED_DISABLE        (1 << 14) /* Ironlake */
6252 #define   DISPPLANE_TILED                       (1 << 10)
6253 #define   DISPPLANE_MIRROR                      (1 << 8) /* CHV pipe B */
6254 #define _DSPAADDR                               0x70184
6255 #define _DSPASTRIDE                             0x70188
6256 #define _DSPAPOS                                0x7018C /* reserved */
6257 #define _DSPASIZE                               0x70190
6258 #define _DSPASURF                               0x7019C /* 965+ only */
6259 #define _DSPATILEOFF                            0x701A4 /* 965+ only */
6260 #define _DSPAOFFSET                             0x701A4 /* HSW */
6261 #define _DSPASURFLIVE                           0x701AC
6262 #define _DSPAGAMC                               0x701E0
6263 
6264 #define DSPCNTR(plane)          _MMIO_PIPE2(plane, _DSPACNTR)
6265 #define DSPADDR(plane)          _MMIO_PIPE2(plane, _DSPAADDR)
6266 #define DSPSTRIDE(plane)        _MMIO_PIPE2(plane, _DSPASTRIDE)
6267 #define DSPPOS(plane)           _MMIO_PIPE2(plane, _DSPAPOS)
6268 #define DSPSIZE(plane)          _MMIO_PIPE2(plane, _DSPASIZE)
6269 #define DSPSURF(plane)          _MMIO_PIPE2(plane, _DSPASURF)
6270 #define DSPTILEOFF(plane)       _MMIO_PIPE2(plane, _DSPATILEOFF)
6271 #define DSPLINOFF(plane)        DSPADDR(plane)
6272 #define DSPOFFSET(plane)        _MMIO_PIPE2(plane, _DSPAOFFSET)
6273 #define DSPSURFLIVE(plane)      _MMIO_PIPE2(plane, _DSPASURFLIVE)
6274 #define DSPGAMC(plane, i)       _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
6275 
6276 /* CHV pipe B blender and primary plane */
6277 #define _CHV_BLEND_A            0x60a00
6278 #define   CHV_BLEND_LEGACY              (0 << 30)
6279 #define   CHV_BLEND_ANDROID             (1 << 30)
6280 #define   CHV_BLEND_MPO                 (2 << 30)
6281 #define   CHV_BLEND_MASK                (3 << 30)
6282 #define _CHV_CANVAS_A           0x60a04
6283 #define _PRIMPOS_A              0x60a08
6284 #define _PRIMSIZE_A             0x60a0c
6285 #define _PRIMCNSTALPHA_A        0x60a10
6286 #define   PRIM_CONST_ALPHA_ENABLE       (1 << 31)
6287 
6288 #define CHV_BLEND(pipe)         _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6289 #define CHV_CANVAS(pipe)        _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6290 #define PRIMPOS(plane)          _MMIO_TRANS2(plane, _PRIMPOS_A)
6291 #define PRIMSIZE(plane)         _MMIO_TRANS2(plane, _PRIMSIZE_A)
6292 #define PRIMCNSTALPHA(plane)    _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
6293 
6294 /* Display/Sprite base address macros */
6295 #define DISP_BASEADDR_MASK      (0xfffff000)
6296 #define I915_LO_DISPBASE(val)   ((val) & ~DISP_BASEADDR_MASK)
6297 #define I915_HI_DISPBASE(val)   ((val) & DISP_BASEADDR_MASK)
6298 
6299 /*
6300  * VBIOS flags
6301  * gen2:
6302  * [00:06] alm,mgm
6303  * [10:16] all
6304  * [30:32] alm,mgm
6305  * gen3+:
6306  * [00:0f] all
6307  * [10:1f] all
6308  * [30:32] all
6309  */
6310 #define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6311 #define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6312 #define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
6313 #define SWF_ILK(i)      _MMIO(0x4F000 + (i) * 4)
6314 
6315 /* Pipe B */
6316 #define _PIPEBDSL               (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6317 #define _PIPEBCONF              (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6318 #define _PIPEBSTAT              (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
6319 #define _PIPEBFRAMEHIGH         0x71040
6320 #define _PIPEBFRAMEPIXEL        0x71044
6321 #define _PIPEB_FRMCOUNT_G4X     (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6322 #define _PIPEB_FLIPCOUNT_G4X    (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
6323 
6324 
6325 /* Display B control */
6326 #define _DSPBCNTR               (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
6327 #define   DISPPLANE_ALPHA_TRANS_ENABLE          (1 << 15)
6328 #define   DISPPLANE_ALPHA_TRANS_DISABLE         0
6329 #define   DISPPLANE_SPRITE_ABOVE_DISPLAY        0
6330 #define   DISPPLANE_SPRITE_ABOVE_OVERLAY        (1)
6331 #define _DSPBADDR               (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6332 #define _DSPBSTRIDE             (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6333 #define _DSPBPOS                (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6334 #define _DSPBSIZE               (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6335 #define _DSPBSURF               (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6336 #define _DSPBTILEOFF            (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6337 #define _DSPBOFFSET             (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6338 #define _DSPBSURFLIVE           (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
6339 
6340 /* ICL DSI 0 and 1 */
6341 #define _PIPEDSI0CONF           0x7b008
6342 #define _PIPEDSI1CONF           0x7b808
6343 
6344 /* Sprite A control */
6345 #define _DVSACNTR               0x72180
6346 #define   DVS_ENABLE            (1 << 31)
6347 #define   DVS_GAMMA_ENABLE      (1 << 30)
6348 #define   DVS_YUV_RANGE_CORRECTION_DISABLE      (1 << 27)
6349 #define   DVS_PIXFORMAT_MASK    (3 << 25)
6350 #define   DVS_FORMAT_YUV422     (0 << 25)
6351 #define   DVS_FORMAT_RGBX101010 (1 << 25)
6352 #define   DVS_FORMAT_RGBX888    (2 << 25)
6353 #define   DVS_FORMAT_RGBX161616 (3 << 25)
6354 #define   DVS_PIPE_CSC_ENABLE   (1 << 24)
6355 #define   DVS_SOURCE_KEY        (1 << 22)
6356 #define   DVS_RGB_ORDER_XBGR    (1 << 20)
6357 #define   DVS_YUV_FORMAT_BT709  (1 << 18)
6358 #define   DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6359 #define   DVS_YUV_ORDER_YUYV    (0 << 16)
6360 #define   DVS_YUV_ORDER_UYVY    (1 << 16)
6361 #define   DVS_YUV_ORDER_YVYU    (2 << 16)
6362 #define   DVS_YUV_ORDER_VYUY    (3 << 16)
6363 #define   DVS_ROTATE_180        (1 << 15)
6364 #define   DVS_DEST_KEY          (1 << 2)
6365 #define   DVS_TRICKLE_FEED_DISABLE (1 << 14)
6366 #define   DVS_TILED             (1 << 10)
6367 #define _DVSALINOFF             0x72184
6368 #define _DVSASTRIDE             0x72188
6369 #define _DVSAPOS                0x7218c
6370 #define _DVSASIZE               0x72190
6371 #define _DVSAKEYVAL             0x72194
6372 #define _DVSAKEYMSK             0x72198
6373 #define _DVSASURF               0x7219c
6374 #define _DVSAKEYMAXVAL          0x721a0
6375 #define _DVSATILEOFF            0x721a4
6376 #define _DVSASURFLIVE           0x721ac
6377 #define _DVSAGAMC_G4X           0x721e0 /* g4x */
6378 #define _DVSASCALE              0x72204
6379 #define   DVS_SCALE_ENABLE      (1 << 31)
6380 #define   DVS_FILTER_MASK       (3 << 29)
6381 #define   DVS_FILTER_MEDIUM     (0 << 29)
6382 #define   DVS_FILTER_ENHANCING  (1 << 29)
6383 #define   DVS_FILTER_SOFTENING  (2 << 29)
6384 #define   DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6385 #define   DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
6386 #define _DVSAGAMC_ILK           0x72300 /* ilk/snb */
6387 #define _DVSAGAMCMAX_ILK        0x72340 /* ilk/snb */
6388 
6389 #define _DVSBCNTR               0x73180
6390 #define _DVSBLINOFF             0x73184
6391 #define _DVSBSTRIDE             0x73188
6392 #define _DVSBPOS                0x7318c
6393 #define _DVSBSIZE               0x73190
6394 #define _DVSBKEYVAL             0x73194
6395 #define _DVSBKEYMSK             0x73198
6396 #define _DVSBSURF               0x7319c
6397 #define _DVSBKEYMAXVAL          0x731a0
6398 #define _DVSBTILEOFF            0x731a4
6399 #define _DVSBSURFLIVE           0x731ac
6400 #define _DVSBGAMC_G4X           0x731e0 /* g4x */
6401 #define _DVSBSCALE              0x73204
6402 #define _DVSBGAMC_ILK           0x73300 /* ilk/snb */
6403 #define _DVSBGAMCMAX_ILK        0x73340 /* ilk/snb */
6404 
6405 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6406 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6407 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6408 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6409 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6410 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6411 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6412 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6413 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6414 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6415 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6416 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
6417 #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6418 #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6419 #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
6420 
6421 #define _SPRA_CTL               0x70280
6422 #define   SPRITE_ENABLE                 (1 << 31)
6423 #define   SPRITE_GAMMA_ENABLE           (1 << 30)
6424 #define   SPRITE_YUV_RANGE_CORRECTION_DISABLE   (1 << 28)
6425 #define   SPRITE_PIXFORMAT_MASK         (7 << 25)
6426 #define   SPRITE_FORMAT_YUV422          (0 << 25)
6427 #define   SPRITE_FORMAT_RGBX101010      (1 << 25)
6428 #define   SPRITE_FORMAT_RGBX888         (2 << 25)
6429 #define   SPRITE_FORMAT_RGBX161616      (3 << 25)
6430 #define   SPRITE_FORMAT_YUV444          (4 << 25)
6431 #define   SPRITE_FORMAT_XR_BGR101010    (5 << 25) /* Extended range */
6432 #define   SPRITE_PIPE_CSC_ENABLE        (1 << 24)
6433 #define   SPRITE_SOURCE_KEY             (1 << 22)
6434 #define   SPRITE_RGB_ORDER_RGBX         (1 << 20) /* only for 888 and 161616 */
6435 #define   SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6436 #define   SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709    (1 << 18) /* 0 is BT601 */
6437 #define   SPRITE_YUV_BYTE_ORDER_MASK    (3 << 16)
6438 #define   SPRITE_YUV_ORDER_YUYV         (0 << 16)
6439 #define   SPRITE_YUV_ORDER_UYVY         (1 << 16)
6440 #define   SPRITE_YUV_ORDER_YVYU         (2 << 16)
6441 #define   SPRITE_YUV_ORDER_VYUY         (3 << 16)
6442 #define   SPRITE_ROTATE_180             (1 << 15)
6443 #define   SPRITE_TRICKLE_FEED_DISABLE   (1 << 14)
6444 #define   SPRITE_INT_GAMMA_DISABLE      (1 << 13)
6445 #define   SPRITE_TILED                  (1 << 10)
6446 #define   SPRITE_DEST_KEY               (1 << 2)
6447 #define _SPRA_LINOFF            0x70284
6448 #define _SPRA_STRIDE            0x70288
6449 #define _SPRA_POS               0x7028c
6450 #define _SPRA_SIZE              0x70290
6451 #define _SPRA_KEYVAL            0x70294
6452 #define _SPRA_KEYMSK            0x70298
6453 #define _SPRA_SURF              0x7029c
6454 #define _SPRA_KEYMAX            0x702a0
6455 #define _SPRA_TILEOFF           0x702a4
6456 #define _SPRA_OFFSET            0x702a4
6457 #define _SPRA_SURFLIVE          0x702ac
6458 #define _SPRA_SCALE             0x70304
6459 #define   SPRITE_SCALE_ENABLE   (1 << 31)
6460 #define   SPRITE_FILTER_MASK    (3 << 29)
6461 #define   SPRITE_FILTER_MEDIUM  (0 << 29)
6462 #define   SPRITE_FILTER_ENHANCING       (1 << 29)
6463 #define   SPRITE_FILTER_SOFTENING       (2 << 29)
6464 #define   SPRITE_VERTICAL_OFFSET_HALF   (1 << 28) /* must be enabled below */
6465 #define   SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
6466 #define _SPRA_GAMC              0x70400
6467 #define _SPRA_GAMC16            0x70440
6468 #define _SPRA_GAMC17            0x7044c
6469 
6470 #define _SPRB_CTL               0x71280
6471 #define _SPRB_LINOFF            0x71284
6472 #define _SPRB_STRIDE            0x71288
6473 #define _SPRB_POS               0x7128c
6474 #define _SPRB_SIZE              0x71290
6475 #define _SPRB_KEYVAL            0x71294
6476 #define _SPRB_KEYMSK            0x71298
6477 #define _SPRB_SURF              0x7129c
6478 #define _SPRB_KEYMAX            0x712a0
6479 #define _SPRB_TILEOFF           0x712a4
6480 #define _SPRB_OFFSET            0x712a4
6481 #define _SPRB_SURFLIVE          0x712ac
6482 #define _SPRB_SCALE             0x71304
6483 #define _SPRB_GAMC              0x71400
6484 #define _SPRB_GAMC16            0x71440
6485 #define _SPRB_GAMC17            0x7144c
6486 
6487 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6488 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6489 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6490 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6491 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6492 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6493 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6494 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6495 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6496 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6497 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6498 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6499 #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6500 #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6501 #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
6502 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
6503 
6504 #define _SPACNTR                (VLV_DISPLAY_BASE + 0x72180)
6505 #define   SP_ENABLE                     (1 << 31)
6506 #define   SP_GAMMA_ENABLE               (1 << 30)
6507 #define   SP_PIXFORMAT_MASK             (0xf << 26)
6508 #define   SP_FORMAT_YUV422              (0 << 26)
6509 #define   SP_FORMAT_BGR565              (5 << 26)
6510 #define   SP_FORMAT_BGRX8888            (6 << 26)
6511 #define   SP_FORMAT_BGRA8888            (7 << 26)
6512 #define   SP_FORMAT_RGBX1010102         (8 << 26)
6513 #define   SP_FORMAT_RGBA1010102         (9 << 26)
6514 #define   SP_FORMAT_RGBX8888            (0xe << 26)
6515 #define   SP_FORMAT_RGBA8888            (0xf << 26)
6516 #define   SP_ALPHA_PREMULTIPLY          (1 << 23) /* CHV pipe B */
6517 #define   SP_SOURCE_KEY                 (1 << 22)
6518 #define   SP_YUV_FORMAT_BT709           (1 << 18)
6519 #define   SP_YUV_BYTE_ORDER_MASK        (3 << 16)
6520 #define   SP_YUV_ORDER_YUYV             (0 << 16)
6521 #define   SP_YUV_ORDER_UYVY             (1 << 16)
6522 #define   SP_YUV_ORDER_YVYU             (2 << 16)
6523 #define   SP_YUV_ORDER_VYUY             (3 << 16)
6524 #define   SP_ROTATE_180                 (1 << 15)
6525 #define   SP_TILED                      (1 << 10)
6526 #define   SP_MIRROR                     (1 << 8) /* CHV pipe B */
6527 #define _SPALINOFF              (VLV_DISPLAY_BASE + 0x72184)
6528 #define _SPASTRIDE              (VLV_DISPLAY_BASE + 0x72188)
6529 #define _SPAPOS                 (VLV_DISPLAY_BASE + 0x7218c)
6530 #define _SPASIZE                (VLV_DISPLAY_BASE + 0x72190)
6531 #define _SPAKEYMINVAL           (VLV_DISPLAY_BASE + 0x72194)
6532 #define _SPAKEYMSK              (VLV_DISPLAY_BASE + 0x72198)
6533 #define _SPASURF                (VLV_DISPLAY_BASE + 0x7219c)
6534 #define _SPAKEYMAXVAL           (VLV_DISPLAY_BASE + 0x721a0)
6535 #define _SPATILEOFF             (VLV_DISPLAY_BASE + 0x721a4)
6536 #define _SPACONSTALPHA          (VLV_DISPLAY_BASE + 0x721a8)
6537 #define   SP_CONST_ALPHA_ENABLE         (1 << 31)
6538 #define _SPACLRC0               (VLV_DISPLAY_BASE + 0x721d0)
6539 #define   SP_CONTRAST(x)                ((x) << 18) /* u3.6 */
6540 #define   SP_BRIGHTNESS(x)              ((x) & 0xff) /* s8 */
6541 #define _SPACLRC1               (VLV_DISPLAY_BASE + 0x721d4)
6542 #define   SP_SH_SIN(x)                  (((x) & 0x7ff) << 16) /* s4.7 */
6543 #define   SP_SH_COS(x)                  (x) /* u3.7 */
6544 #define _SPAGAMC                (VLV_DISPLAY_BASE + 0x721e0)
6545 
6546 #define _SPBCNTR                (VLV_DISPLAY_BASE + 0x72280)
6547 #define _SPBLINOFF              (VLV_DISPLAY_BASE + 0x72284)
6548 #define _SPBSTRIDE              (VLV_DISPLAY_BASE + 0x72288)
6549 #define _SPBPOS                 (VLV_DISPLAY_BASE + 0x7228c)
6550 #define _SPBSIZE                (VLV_DISPLAY_BASE + 0x72290)
6551 #define _SPBKEYMINVAL           (VLV_DISPLAY_BASE + 0x72294)
6552 #define _SPBKEYMSK              (VLV_DISPLAY_BASE + 0x72298)
6553 #define _SPBSURF                (VLV_DISPLAY_BASE + 0x7229c)
6554 #define _SPBKEYMAXVAL           (VLV_DISPLAY_BASE + 0x722a0)
6555 #define _SPBTILEOFF             (VLV_DISPLAY_BASE + 0x722a4)
6556 #define _SPBCONSTALPHA          (VLV_DISPLAY_BASE + 0x722a8)
6557 #define _SPBCLRC0               (VLV_DISPLAY_BASE + 0x722d0)
6558 #define _SPBCLRC1               (VLV_DISPLAY_BASE + 0x722d4)
6559 #define _SPBGAMC                (VLV_DISPLAY_BASE + 0x722e0)
6560 
6561 #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6562         _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6563 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6564         _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
6565 
6566 #define SPCNTR(pipe, plane_id)          _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6567 #define SPLINOFF(pipe, plane_id)        _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6568 #define SPSTRIDE(pipe, plane_id)        _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6569 #define SPPOS(pipe, plane_id)           _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6570 #define SPSIZE(pipe, plane_id)          _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6571 #define SPKEYMINVAL(pipe, plane_id)     _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6572 #define SPKEYMSK(pipe, plane_id)        _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6573 #define SPSURF(pipe, plane_id)          _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6574 #define SPKEYMAXVAL(pipe, plane_id)     _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6575 #define SPTILEOFF(pipe, plane_id)       _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6576 #define SPCONSTALPHA(pipe, plane_id)    _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6577 #define SPCLRC0(pipe, plane_id)         _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6578 #define SPCLRC1(pipe, plane_id)         _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
6579 #define SPGAMC(pipe, plane_id, i)       _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
6580 
6581 /*
6582  * CHV pipe B sprite CSC
6583  *
6584  * |cr|   |c0 c1 c2|   |cr + cr_ioff|   |cr_ooff|
6585  * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6586  * |cb|   |c6 c7 c8|   |cb + cr_ioff|   |cb_ooff|
6587  */
6588 #define _MMIO_CHV_SPCSC(plane_id, reg) \
6589         _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6590 
6591 #define SPCSCYGOFF(plane_id)    _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6592 #define SPCSCCBOFF(plane_id)    _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6593 #define SPCSCCROFF(plane_id)    _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6594 #define  SPCSC_OOFF(x)          (((x) & 0x7ff) << 16) /* s11 */
6595 #define  SPCSC_IOFF(x)          (((x) & 0x7ff) << 0) /* s11 */
6596 
6597 #define SPCSCC01(plane_id)      _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6598 #define SPCSCC23(plane_id)      _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6599 #define SPCSCC45(plane_id)      _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6600 #define SPCSCC67(plane_id)      _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6601 #define SPCSCC8(plane_id)       _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6602 #define  SPCSC_C1(x)            (((x) & 0x7fff) << 16) /* s3.12 */
6603 #define  SPCSC_C0(x)            (((x) & 0x7fff) << 0) /* s3.12 */
6604 
6605 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6606 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6607 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6608 #define  SPCSC_IMAX(x)          (((x) & 0x7ff) << 16) /* s11 */
6609 #define  SPCSC_IMIN(x)          (((x) & 0x7ff) << 0) /* s11 */
6610 
6611 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6612 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6613 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6614 #define  SPCSC_OMAX(x)          ((x) << 16) /* u10 */
6615 #define  SPCSC_OMIN(x)          ((x) << 0) /* u10 */
6616 
6617 /* Skylake plane registers */
6618 
6619 #define _PLANE_CTL_1_A                          0x70180
6620 #define _PLANE_CTL_2_A                          0x70280
6621 #define _PLANE_CTL_3_A                          0x70380
6622 #define   PLANE_CTL_ENABLE                      (1 << 31)
6623 #define   PLANE_CTL_PIPE_GAMMA_ENABLE           (1 << 30)   /* Pre-GLK */
6624 #define   PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE        (1 << 28)
6625 /*
6626  * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6627  * expanded to include bit 23 as well. However, the shift-24 based values
6628  * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6629  */
6630 #define   PLANE_CTL_FORMAT_MASK                 (0xf << 24)
6631 #define   PLANE_CTL_FORMAT_YUV422               (0 << 24)
6632 #define   PLANE_CTL_FORMAT_NV12                 (1 << 24)
6633 #define   PLANE_CTL_FORMAT_XRGB_2101010         (2 << 24)
6634 #define   PLANE_CTL_FORMAT_P010                 (3 << 24)
6635 #define   PLANE_CTL_FORMAT_XRGB_8888            (4 << 24)
6636 #define   PLANE_CTL_FORMAT_P012                 (5 << 24)
6637 #define   PLANE_CTL_FORMAT_XRGB_16161616F       (6 << 24)
6638 #define   PLANE_CTL_FORMAT_P016                 (7 << 24)
6639 #define   PLANE_CTL_FORMAT_AYUV                 (8 << 24)
6640 #define   PLANE_CTL_FORMAT_INDEXED              (12 << 24)
6641 #define   PLANE_CTL_FORMAT_RGB_565              (14 << 24)
6642 #define   ICL_PLANE_CTL_FORMAT_MASK             (0x1f << 23)
6643 #define   PLANE_CTL_PIPE_CSC_ENABLE             (1 << 23) /* Pre-GLK */
6644 #define   PLANE_CTL_FORMAT_Y210                 (1 << 23)
6645 #define   PLANE_CTL_FORMAT_Y212                 (3 << 23)
6646 #define   PLANE_CTL_FORMAT_Y216                 (5 << 23)
6647 #define   PLANE_CTL_FORMAT_Y410                 (7 << 23)
6648 #define   PLANE_CTL_FORMAT_Y412                 (9 << 23)
6649 #define   PLANE_CTL_FORMAT_Y416                 (0xb << 23)
6650 #define   PLANE_CTL_KEY_ENABLE_MASK             (0x3 << 21)
6651 #define   PLANE_CTL_KEY_ENABLE_SOURCE           (1 << 21)
6652 #define   PLANE_CTL_KEY_ENABLE_DESTINATION      (2 << 21)
6653 #define   PLANE_CTL_ORDER_BGRX                  (0 << 20)
6654 #define   PLANE_CTL_ORDER_RGBX                  (1 << 20)
6655 #define   PLANE_CTL_YUV420_Y_PLANE              (1 << 19)
6656 #define   PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
6657 #define   PLANE_CTL_YUV422_ORDER_MASK           (0x3 << 16)
6658 #define   PLANE_CTL_YUV422_YUYV                 (0 << 16)
6659 #define   PLANE_CTL_YUV422_UYVY                 (1 << 16)
6660 #define   PLANE_CTL_YUV422_YVYU                 (2 << 16)
6661 #define   PLANE_CTL_YUV422_VYUY                 (3 << 16)
6662 #define   PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
6663 #define   PLANE_CTL_TRICKLE_FEED_DISABLE        (1 << 14)
6664 #define   PLANE_CTL_PLANE_GAMMA_DISABLE         (1 << 13) /* Pre-GLK */
6665 #define   PLANE_CTL_TILED_MASK                  (0x7 << 10)
6666 #define   PLANE_CTL_TILED_LINEAR                (0 << 10)
6667 #define   PLANE_CTL_TILED_X                     (1 << 10)
6668 #define   PLANE_CTL_TILED_Y                     (4 << 10)
6669 #define   PLANE_CTL_TILED_YF                    (5 << 10)
6670 #define   PLANE_CTL_FLIP_HORIZONTAL             (1 << 8)
6671 #define   PLANE_CTL_ALPHA_MASK                  (0x3 << 4) /* Pre-GLK */
6672 #define   PLANE_CTL_ALPHA_DISABLE               (0 << 4)
6673 #define   PLANE_CTL_ALPHA_SW_PREMULTIPLY        (2 << 4)
6674 #define   PLANE_CTL_ALPHA_HW_PREMULTIPLY        (3 << 4)
6675 #define   PLANE_CTL_ROTATE_MASK                 0x3
6676 #define   PLANE_CTL_ROTATE_0                    0x0
6677 #define   PLANE_CTL_ROTATE_90                   0x1
6678 #define   PLANE_CTL_ROTATE_180                  0x2
6679 #define   PLANE_CTL_ROTATE_270                  0x3
6680 #define _PLANE_STRIDE_1_A                       0x70188
6681 #define _PLANE_STRIDE_2_A                       0x70288
6682 #define _PLANE_STRIDE_3_A                       0x70388
6683 #define _PLANE_POS_1_A                          0x7018c
6684 #define _PLANE_POS_2_A                          0x7028c
6685 #define _PLANE_POS_3_A                          0x7038c
6686 #define _PLANE_SIZE_1_A                         0x70190
6687 #define _PLANE_SIZE_2_A                         0x70290
6688 #define _PLANE_SIZE_3_A                         0x70390
6689 #define _PLANE_SURF_1_A                         0x7019c
6690 #define _PLANE_SURF_2_A                         0x7029c
6691 #define _PLANE_SURF_3_A                         0x7039c
6692 #define _PLANE_OFFSET_1_A                       0x701a4
6693 #define _PLANE_OFFSET_2_A                       0x702a4
6694 #define _PLANE_OFFSET_3_A                       0x703a4
6695 #define _PLANE_KEYVAL_1_A                       0x70194
6696 #define _PLANE_KEYVAL_2_A                       0x70294
6697 #define _PLANE_KEYMSK_1_A                       0x70198
6698 #define _PLANE_KEYMSK_2_A                       0x70298
6699 #define  PLANE_KEYMSK_ALPHA_ENABLE              (1 << 31)
6700 #define _PLANE_KEYMAX_1_A                       0x701a0
6701 #define _PLANE_KEYMAX_2_A                       0x702a0
6702 #define  PLANE_KEYMAX_ALPHA(a)                  ((a) << 24)
6703 #define _PLANE_AUX_DIST_1_A                     0x701c0
6704 #define _PLANE_AUX_DIST_2_A                     0x702c0
6705 #define _PLANE_AUX_OFFSET_1_A                   0x701c4
6706 #define _PLANE_AUX_OFFSET_2_A                   0x702c4
6707 #define _PLANE_CUS_CTL_1_A                      0x701c8
6708 #define _PLANE_CUS_CTL_2_A                      0x702c8
6709 #define  PLANE_CUS_ENABLE                       (1 << 31)
6710 #define  PLANE_CUS_PLANE_6                      (0 << 30)
6711 #define  PLANE_CUS_PLANE_7                      (1 << 30)
6712 #define  PLANE_CUS_HPHASE_SIGN_NEGATIVE         (1 << 19)
6713 #define  PLANE_CUS_HPHASE_0                     (0 << 16)
6714 #define  PLANE_CUS_HPHASE_0_25                  (1 << 16)
6715 #define  PLANE_CUS_HPHASE_0_5                   (2 << 16)
6716 #define  PLANE_CUS_VPHASE_SIGN_NEGATIVE         (1 << 15)
6717 #define  PLANE_CUS_VPHASE_0                     (0 << 12)
6718 #define  PLANE_CUS_VPHASE_0_25                  (1 << 12)
6719 #define  PLANE_CUS_VPHASE_0_5                   (2 << 12)
6720 #define _PLANE_COLOR_CTL_1_A                    0x701CC /* GLK+ */
6721 #define _PLANE_COLOR_CTL_2_A                    0x702CC /* GLK+ */
6722 #define _PLANE_COLOR_CTL_3_A                    0x703CC /* GLK+ */
6723 #define   PLANE_COLOR_PIPE_GAMMA_ENABLE         (1 << 30) /* Pre-ICL */
6724 #define   PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE      (1 << 28)
6725 #define   PLANE_COLOR_INPUT_CSC_ENABLE          (1 << 20) /* ICL+ */
6726 #define   PLANE_COLOR_PIPE_CSC_ENABLE           (1 << 23) /* Pre-ICL */
6727 #define   PLANE_COLOR_CSC_MODE_BYPASS                   (0 << 17)
6728 #define   PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709         (1 << 17)
6729 #define   PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709         (2 << 17)
6730 #define   PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020       (3 << 17)
6731 #define   PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020        (4 << 17)
6732 #define   PLANE_COLOR_PLANE_GAMMA_DISABLE       (1 << 13)
6733 #define   PLANE_COLOR_ALPHA_MASK                (0x3 << 4)
6734 #define   PLANE_COLOR_ALPHA_DISABLE             (0 << 4)
6735 #define   PLANE_COLOR_ALPHA_SW_PREMULTIPLY      (2 << 4)
6736 #define   PLANE_COLOR_ALPHA_HW_PREMULTIPLY      (3 << 4)
6737 #define _PLANE_BUF_CFG_1_A                      0x7027c
6738 #define _PLANE_BUF_CFG_2_A                      0x7037c
6739 #define _PLANE_NV12_BUF_CFG_1_A         0x70278
6740 #define _PLANE_NV12_BUF_CFG_2_A         0x70378
6741 
6742 /* Input CSC Register Definitions */
6743 #define _PLANE_INPUT_CSC_RY_GY_1_A      0x701E0
6744 #define _PLANE_INPUT_CSC_RY_GY_2_A      0x702E0
6745 
6746 #define _PLANE_INPUT_CSC_RY_GY_1_B      0x711E0
6747 #define _PLANE_INPUT_CSC_RY_GY_2_B      0x712E0
6748 
6749 #define _PLANE_INPUT_CSC_RY_GY_1(pipe)  \
6750         _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6751              _PLANE_INPUT_CSC_RY_GY_1_B)
6752 #define _PLANE_INPUT_CSC_RY_GY_2(pipe)  \
6753         _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6754              _PLANE_INPUT_CSC_RY_GY_2_B)
6755 
6756 #define PLANE_INPUT_CSC_COEFF(pipe, plane, index)       \
6757         _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) +  (index) * 4, \
6758                     _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6759 
6760 #define _PLANE_INPUT_CSC_PREOFF_HI_1_A          0x701F8
6761 #define _PLANE_INPUT_CSC_PREOFF_HI_2_A          0x702F8
6762 
6763 #define _PLANE_INPUT_CSC_PREOFF_HI_1_B          0x711F8
6764 #define _PLANE_INPUT_CSC_PREOFF_HI_2_B          0x712F8
6765 
6766 #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe)      \
6767         _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6768              _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6769 #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe)      \
6770         _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6771              _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6772 #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index)      \
6773         _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6774                     _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6775 
6776 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A         0x70204
6777 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A         0x70304
6778 
6779 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B         0x71204
6780 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B         0x71304
6781 
6782 #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe)     \
6783         _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6784              _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6785 #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe)     \
6786         _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6787              _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6788 #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index)     \
6789         _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6790                     _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
6791 
6792 #define _PLANE_CTL_1_B                          0x71180
6793 #define _PLANE_CTL_2_B                          0x71280
6794 #define _PLANE_CTL_3_B                          0x71380
6795 #define _PLANE_CTL_1(pipe)      _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6796 #define _PLANE_CTL_2(pipe)      _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6797 #define _PLANE_CTL_3(pipe)      _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6798 #define PLANE_CTL(pipe, plane)  \
6799         _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
6800 
6801 #define _PLANE_STRIDE_1_B                       0x71188
6802 #define _PLANE_STRIDE_2_B                       0x71288
6803 #define _PLANE_STRIDE_3_B                       0x71388
6804 #define _PLANE_STRIDE_1(pipe)   \
6805         _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6806 #define _PLANE_STRIDE_2(pipe)   \
6807         _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6808 #define _PLANE_STRIDE_3(pipe)   \
6809         _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6810 #define PLANE_STRIDE(pipe, plane)       \
6811         _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
6812 
6813 #define _PLANE_POS_1_B                          0x7118c
6814 #define _PLANE_POS_2_B                          0x7128c
6815 #define _PLANE_POS_3_B                          0x7138c
6816 #define _PLANE_POS_1(pipe)      _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6817 #define _PLANE_POS_2(pipe)      _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6818 #define _PLANE_POS_3(pipe)      _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6819 #define PLANE_POS(pipe, plane)  \
6820         _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
6821 
6822 #define _PLANE_SIZE_1_B                         0x71190
6823 #define _PLANE_SIZE_2_B                         0x71290
6824 #define _PLANE_SIZE_3_B                         0x71390
6825 #define _PLANE_SIZE_1(pipe)     _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6826 #define _PLANE_SIZE_2(pipe)     _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6827 #define _PLANE_SIZE_3(pipe)     _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6828 #define PLANE_SIZE(pipe, plane) \
6829         _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
6830 
6831 #define _PLANE_SURF_1_B                         0x7119c
6832 #define _PLANE_SURF_2_B                         0x7129c
6833 #define _PLANE_SURF_3_B                         0x7139c
6834 #define _PLANE_SURF_1(pipe)     _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6835 #define _PLANE_SURF_2(pipe)     _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6836 #define _PLANE_SURF_3(pipe)     _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6837 #define PLANE_SURF(pipe, plane) \
6838         _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
6839 
6840 #define _PLANE_OFFSET_1_B                       0x711a4
6841 #define _PLANE_OFFSET_2_B                       0x712a4
6842 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6843 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6844 #define PLANE_OFFSET(pipe, plane)       \
6845         _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
6846 
6847 #define _PLANE_KEYVAL_1_B                       0x71194
6848 #define _PLANE_KEYVAL_2_B                       0x71294
6849 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6850 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6851 #define PLANE_KEYVAL(pipe, plane)       \
6852         _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
6853 
6854 #define _PLANE_KEYMSK_1_B                       0x71198
6855 #define _PLANE_KEYMSK_2_B                       0x71298
6856 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6857 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6858 #define PLANE_KEYMSK(pipe, plane)       \
6859         _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
6860 
6861 #define _PLANE_KEYMAX_1_B                       0x711a0
6862 #define _PLANE_KEYMAX_2_B                       0x712a0
6863 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6864 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6865 #define PLANE_KEYMAX(pipe, plane)       \
6866         _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
6867 
6868 #define _PLANE_BUF_CFG_1_B                      0x7127c
6869 #define _PLANE_BUF_CFG_2_B                      0x7137c
6870 #define  DDB_ENTRY_MASK                         0x7FF /* skl+: 10 bits, icl+ 11 bits */
6871 #define  DDB_ENTRY_END_SHIFT                    16
6872 #define _PLANE_BUF_CFG_1(pipe)  \
6873         _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6874 #define _PLANE_BUF_CFG_2(pipe)  \
6875         _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6876 #define PLANE_BUF_CFG(pipe, plane)      \
6877         _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
6878 
6879 #define _PLANE_NV12_BUF_CFG_1_B         0x71278
6880 #define _PLANE_NV12_BUF_CFG_2_B         0x71378
6881 #define _PLANE_NV12_BUF_CFG_1(pipe)     \
6882         _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6883 #define _PLANE_NV12_BUF_CFG_2(pipe)     \
6884         _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6885 #define PLANE_NV12_BUF_CFG(pipe, plane) \
6886         _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
6887 
6888 #define _PLANE_AUX_DIST_1_B             0x711c0
6889 #define _PLANE_AUX_DIST_2_B             0x712c0
6890 #define _PLANE_AUX_DIST_1(pipe) \
6891                         _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6892 #define _PLANE_AUX_DIST_2(pipe) \
6893                         _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6894 #define PLANE_AUX_DIST(pipe, plane)     \
6895         _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6896 
6897 #define _PLANE_AUX_OFFSET_1_B           0x711c4
6898 #define _PLANE_AUX_OFFSET_2_B           0x712c4
6899 #define _PLANE_AUX_OFFSET_1(pipe)       \
6900                 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6901 #define _PLANE_AUX_OFFSET_2(pipe)       \
6902                 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6903 #define PLANE_AUX_OFFSET(pipe, plane)   \
6904         _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6905 
6906 #define _PLANE_CUS_CTL_1_B              0x711c8
6907 #define _PLANE_CUS_CTL_2_B              0x712c8
6908 #define _PLANE_CUS_CTL_1(pipe)       \
6909                 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6910 #define _PLANE_CUS_CTL_2(pipe)       \
6911                 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6912 #define PLANE_CUS_CTL(pipe, plane)   \
6913         _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6914 
6915 #define _PLANE_COLOR_CTL_1_B                    0x711CC
6916 #define _PLANE_COLOR_CTL_2_B                    0x712CC
6917 #define _PLANE_COLOR_CTL_3_B                    0x713CC
6918 #define _PLANE_COLOR_CTL_1(pipe)        \
6919         _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6920 #define _PLANE_COLOR_CTL_2(pipe)        \
6921         _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6922 #define PLANE_COLOR_CTL(pipe, plane)    \
6923         _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6924 
6925 #/* SKL new cursor registers */
6926 #define _CUR_BUF_CFG_A                          0x7017c
6927 #define _CUR_BUF_CFG_B                          0x7117c
6928 #define CUR_BUF_CFG(pipe)       _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
6929 
6930 /* VBIOS regs */
6931 #define VGACNTRL                _MMIO(0x71400)
6932 # define VGA_DISP_DISABLE                       (1 << 31)
6933 # define VGA_2X_MODE                            (1 << 30)
6934 # define VGA_PIPE_B_SELECT                      (1 << 29)
6935 
6936 #define VLV_VGACNTRL            _MMIO(VLV_DISPLAY_BASE + 0x71400)
6937 
6938 /* Ironlake */
6939 
6940 #define CPU_VGACNTRL    _MMIO(0x41000)
6941 
6942 #define DIGITAL_PORT_HOTPLUG_CNTRL      _MMIO(0x44030)
6943 #define  DIGITAL_PORTA_HOTPLUG_ENABLE           (1 << 4)
6944 #define  DIGITAL_PORTA_PULSE_DURATION_2ms       (0 << 2) /* pre-HSW */
6945 #define  DIGITAL_PORTA_PULSE_DURATION_4_5ms     (1 << 2) /* pre-HSW */
6946 #define  DIGITAL_PORTA_PULSE_DURATION_6ms       (2 << 2) /* pre-HSW */
6947 #define  DIGITAL_PORTA_PULSE_DURATION_100ms     (3 << 2) /* pre-HSW */
6948 #define  DIGITAL_PORTA_PULSE_DURATION_MASK      (3 << 2) /* pre-HSW */
6949 #define  DIGITAL_PORTA_HOTPLUG_STATUS_MASK      (3 << 0)
6950 #define  DIGITAL_PORTA_HOTPLUG_NO_DETECT        (0 << 0)
6951 #define  DIGITAL_PORTA_HOTPLUG_SHORT_DETECT     (1 << 0)
6952 #define  DIGITAL_PORTA_HOTPLUG_LONG_DETECT      (2 << 0)
6953 
6954 /* refresh rate hardware control */
6955 #define RR_HW_CTL       _MMIO(0x45300)
6956 #define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
6957 #define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
6958 
6959 #define FDI_PLL_BIOS_0  _MMIO(0x46000)
6960 #define  FDI_PLL_FB_CLOCK_MASK  0xff
6961 #define FDI_PLL_BIOS_1  _MMIO(0x46004)
6962 #define FDI_PLL_BIOS_2  _MMIO(0x46008)
6963 #define DISPLAY_PORT_PLL_BIOS_0         _MMIO(0x4600c)
6964 #define DISPLAY_PORT_PLL_BIOS_1         _MMIO(0x46010)
6965 #define DISPLAY_PORT_PLL_BIOS_2         _MMIO(0x46014)
6966 
6967 #define PCH_3DCGDIS0            _MMIO(0x46020)
6968 # define MARIUNIT_CLOCK_GATE_DISABLE            (1 << 18)
6969 # define SVSMUNIT_CLOCK_GATE_DISABLE            (1 << 1)
6970 
6971 #define PCH_3DCGDIS1            _MMIO(0x46024)
6972 # define VFMUNIT_CLOCK_GATE_DISABLE             (1 << 11)
6973 
6974 #define FDI_PLL_FREQ_CTL        _MMIO(0x46030)
6975 #define  FDI_PLL_FREQ_CHANGE_REQUEST    (1 << 24)
6976 #define  FDI_PLL_FREQ_LOCK_LIMIT_MASK   0xfff00
6977 #define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK  0xff
6978 
6979 
6980 #define _PIPEA_DATA_M1          0x60030
6981 #define  PIPE_DATA_M1_OFFSET    0
6982 #define _PIPEA_DATA_N1          0x60034
6983 #define  PIPE_DATA_N1_OFFSET    0
6984 
6985 #define _PIPEA_DATA_M2          0x60038
6986 #define  PIPE_DATA_M2_OFFSET    0
6987 #define _PIPEA_DATA_N2          0x6003c
6988 #define  PIPE_DATA_N2_OFFSET    0
6989 
6990 #define _PIPEA_LINK_M1          0x60040
6991 #define  PIPE_LINK_M1_OFFSET    0
6992 #define _PIPEA_LINK_N1          0x60044
6993 #define  PIPE_LINK_N1_OFFSET    0
6994 
6995 #define _PIPEA_LINK_M2          0x60048
6996 #define  PIPE_LINK_M2_OFFSET    0
6997 #define _PIPEA_LINK_N2          0x6004c
6998 #define  PIPE_LINK_N2_OFFSET    0
6999 
7000 /* PIPEB timing regs are same start from 0x61000 */
7001 
7002 #define _PIPEB_DATA_M1          0x61030
7003 #define _PIPEB_DATA_N1          0x61034
7004 #define _PIPEB_DATA_M2          0x61038
7005 #define _PIPEB_DATA_N2          0x6103c
7006 #define _PIPEB_LINK_M1          0x61040
7007 #define _PIPEB_LINK_N1          0x61044
7008 #define _PIPEB_LINK_M2          0x61048
7009 #define _PIPEB_LINK_N2          0x6104c
7010 
7011 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7012 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7013 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7014 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7015 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7016 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7017 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7018 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
7019 
7020 /* CPU panel fitter */
7021 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7022 #define _PFA_CTL_1               0x68080
7023 #define _PFB_CTL_1               0x68880
7024 #define  PF_ENABLE              (1 << 31)
7025 #define  PF_PIPE_SEL_MASK_IVB   (3 << 29)
7026 #define  PF_PIPE_SEL_IVB(pipe)  ((pipe) << 29)
7027 #define  PF_FILTER_MASK         (3 << 23)
7028 #define  PF_FILTER_PROGRAMMED   (0 << 23)
7029 #define  PF_FILTER_MED_3x3      (1 << 23)
7030 #define  PF_FILTER_EDGE_ENHANCE (2 << 23)
7031 #define  PF_FILTER_EDGE_SOFTEN  (3 << 23)
7032 #define _PFA_WIN_SZ             0x68074
7033 #define _PFB_WIN_SZ             0x68874
7034 #define _PFA_WIN_POS            0x68070
7035 #define _PFB_WIN_POS            0x68870
7036 #define _PFA_VSCALE             0x68084
7037 #define _PFB_VSCALE             0x68884
7038 #define _PFA_HSCALE             0x68090
7039 #define _PFB_HSCALE             0x68890
7040 
7041 #define PF_CTL(pipe)            _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7042 #define PF_WIN_SZ(pipe)         _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7043 #define PF_WIN_POS(pipe)        _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7044 #define PF_VSCALE(pipe)         _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7045 #define PF_HSCALE(pipe)         _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
7046 
7047 #define _PSA_CTL                0x68180
7048 #define _PSB_CTL                0x68980
7049 #define PS_ENABLE               (1 << 31)
7050 #define _PSA_WIN_SZ             0x68174
7051 #define _PSB_WIN_SZ             0x68974
7052 #define _PSA_WIN_POS            0x68170
7053 #define _PSB_WIN_POS            0x68970
7054 
7055 #define PS_CTL(pipe)            _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7056 #define PS_WIN_SZ(pipe)         _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7057 #define PS_WIN_POS(pipe)        _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
7058 
7059 /*
7060  * Skylake scalers
7061  */
7062 #define _PS_1A_CTRL      0x68180
7063 #define _PS_2A_CTRL      0x68280
7064 #define _PS_1B_CTRL      0x68980
7065 #define _PS_2B_CTRL      0x68A80
7066 #define _PS_1C_CTRL      0x69180
7067 #define PS_SCALER_EN        (1 << 31)
7068 #define SKL_PS_SCALER_MODE_MASK (3 << 28)
7069 #define SKL_PS_SCALER_MODE_DYN  (0 << 28)
7070 #define SKL_PS_SCALER_MODE_HQ  (1 << 28)
7071 #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7072 #define PS_SCALER_MODE_PLANAR (1 << 29)
7073 #define PS_SCALER_MODE_NORMAL (0 << 29)
7074 #define PS_PLANE_SEL_MASK  (7 << 25)
7075 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
7076 #define PS_FILTER_MASK         (3 << 23)
7077 #define PS_FILTER_MEDIUM       (0 << 23)
7078 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
7079 #define PS_FILTER_BILINEAR     (3 << 23)
7080 #define PS_VERT3TAP            (1 << 21)
7081 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7082 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7083 #define PS_PWRUP_PROGRESS         (1 << 17)
7084 #define PS_V_FILTER_BYPASS        (1 << 8)
7085 #define PS_VADAPT_EN              (1 << 7)
7086 #define PS_VADAPT_MODE_MASK        (3 << 5)
7087 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7088 #define PS_VADAPT_MODE_MOD_ADAPT   (1 << 5)
7089 #define PS_VADAPT_MODE_MOST_ADAPT  (3 << 5)
7090 #define PS_PLANE_Y_SEL_MASK  (7 << 5)
7091 #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
7092 
7093 #define _PS_PWR_GATE_1A     0x68160
7094 #define _PS_PWR_GATE_2A     0x68260
7095 #define _PS_PWR_GATE_1B     0x68960
7096 #define _PS_PWR_GATE_2B     0x68A60
7097 #define _PS_PWR_GATE_1C     0x69160
7098 #define PS_PWR_GATE_DIS_OVERRIDE       (1 << 31)
7099 #define PS_PWR_GATE_SETTLING_TIME_32   (0 << 3)
7100 #define PS_PWR_GATE_SETTLING_TIME_64   (1 << 3)
7101 #define PS_PWR_GATE_SETTLING_TIME_96   (2 << 3)
7102 #define PS_PWR_GATE_SETTLING_TIME_128  (3 << 3)
7103 #define PS_PWR_GATE_SLPEN_8             0
7104 #define PS_PWR_GATE_SLPEN_16            1
7105 #define PS_PWR_GATE_SLPEN_24            2
7106 #define PS_PWR_GATE_SLPEN_32            3
7107 
7108 #define _PS_WIN_POS_1A      0x68170
7109 #define _PS_WIN_POS_2A      0x68270
7110 #define _PS_WIN_POS_1B      0x68970
7111 #define _PS_WIN_POS_2B      0x68A70
7112 #define _PS_WIN_POS_1C      0x69170
7113 
7114 #define _PS_WIN_SZ_1A       0x68174
7115 #define _PS_WIN_SZ_2A       0x68274
7116 #define _PS_WIN_SZ_1B       0x68974
7117 #define _PS_WIN_SZ_2B       0x68A74
7118 #define _PS_WIN_SZ_1C       0x69174
7119 
7120 #define _PS_VSCALE_1A       0x68184
7121 #define _PS_VSCALE_2A       0x68284
7122 #define _PS_VSCALE_1B       0x68984
7123 #define _PS_VSCALE_2B       0x68A84
7124 #define _PS_VSCALE_1C       0x69184
7125 
7126 #define _PS_HSCALE_1A       0x68190
7127 #define _PS_HSCALE_2A       0x68290
7128 #define _PS_HSCALE_1B       0x68990
7129 #define _PS_HSCALE_2B       0x68A90
7130 #define _PS_HSCALE_1C       0x69190
7131 
7132 #define _PS_VPHASE_1A       0x68188
7133 #define _PS_VPHASE_2A       0x68288
7134 #define _PS_VPHASE_1B       0x68988
7135 #define _PS_VPHASE_2B       0x68A88
7136 #define _PS_VPHASE_1C       0x69188
7137 #define  PS_Y_PHASE(x)          ((x) << 16)
7138 #define  PS_UV_RGB_PHASE(x)     ((x) << 0)
7139 #define   PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7140 #define   PS_PHASE_TRIP (1 << 0)
7141 
7142 #define _PS_HPHASE_1A       0x68194
7143 #define _PS_HPHASE_2A       0x68294
7144 #define _PS_HPHASE_1B       0x68994
7145 #define _PS_HPHASE_2B       0x68A94
7146 #define _PS_HPHASE_1C       0x69194
7147 
7148 #define _PS_ECC_STAT_1A     0x681D0
7149 #define _PS_ECC_STAT_2A     0x682D0
7150 #define _PS_ECC_STAT_1B     0x689D0
7151 #define _PS_ECC_STAT_2B     0x68AD0
7152 #define _PS_ECC_STAT_1C     0x691D0
7153 
7154 #define _ID(id, a, b) _PICK_EVEN(id, a, b)
7155 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe,        \
7156                         _ID(id, _PS_1A_CTRL, _PS_2A_CTRL),       \
7157                         _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
7158 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe,    \
7159                         _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7160                         _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
7161 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe,     \
7162                         _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7163                         _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
7164 #define SKL_PS_WIN_SZ(pipe, id)  _MMIO_PIPE(pipe,     \
7165                         _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A),   \
7166                         _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
7167 #define SKL_PS_VSCALE(pipe, id)  _MMIO_PIPE(pipe,     \
7168                         _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A),   \
7169                         _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
7170 #define SKL_PS_HSCALE(pipe, id)  _MMIO_PIPE(pipe,     \
7171                         _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A),   \
7172                         _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
7173 #define SKL_PS_VPHASE(pipe, id)  _MMIO_PIPE(pipe,     \
7174                         _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A),   \
7175                         _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
7176 #define SKL_PS_HPHASE(pipe, id)  _MMIO_PIPE(pipe,     \
7177                         _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A),   \
7178                         _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
7179 #define SKL_PS_ECC_STAT(pipe, id)  _MMIO_PIPE(pipe,     \
7180                         _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A),   \
7181                         _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
7182 
7183 /* legacy palette */
7184 #define _LGC_PALETTE_A           0x4a000
7185 #define _LGC_PALETTE_B           0x4a800
7186 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
7187 
7188 /* ilk/snb precision palette */
7189 #define _PREC_PALETTE_A           0x4b000
7190 #define _PREC_PALETTE_B           0x4c000
7191 #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7192 
7193 #define  _PREC_PIPEAGCMAX              0x4d000
7194 #define  _PREC_PIPEBGCMAX              0x4d010
7195 #define PREC_PIPEGCMAX(pipe, i)        _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7196 
7197 #define _GAMMA_MODE_A           0x4a480
7198 #define _GAMMA_MODE_B           0x4ac80
7199 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
7200 #define  PRE_CSC_GAMMA_ENABLE   (1 << 31)
7201 #define  POST_CSC_GAMMA_ENABLE  (1 << 30)
7202 #define  GAMMA_MODE_MODE_MASK   (3 << 0)
7203 #define  GAMMA_MODE_MODE_8BIT   (0 << 0)
7204 #define  GAMMA_MODE_MODE_10BIT  (1 << 0)
7205 #define  GAMMA_MODE_MODE_12BIT  (2 << 0)
7206 #define  GAMMA_MODE_MODE_SPLIT  (3 << 0) /* ivb-bdw */
7207 #define  GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED  (3 << 0) /* icl + */
7208 
7209 /* DMC/CSR */
7210 #define CSR_PROGRAM(i)          _MMIO(0x80000 + (i) * 4)
7211 #define CSR_SSP_BASE_ADDR_GEN9  0x00002FC0
7212 #define CSR_HTP_ADDR_SKL        0x00500034
7213 #define CSR_SSP_BASE            _MMIO(0x8F074)
7214 #define CSR_HTP_SKL             _MMIO(0x8F004)
7215 #define CSR_LAST_WRITE          _MMIO(0x8F034)
7216 #define CSR_LAST_WRITE_VALUE    0xc003b400
7217 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7218 #define CSR_MMIO_START_RANGE    0x80000
7219 #define CSR_MMIO_END_RANGE      0x8FFFF
7220 #define SKL_CSR_DC3_DC5_COUNT   _MMIO(0x80030)
7221 #define SKL_CSR_DC5_DC6_COUNT   _MMIO(0x8002C)
7222 #define BXT_CSR_DC3_DC5_COUNT   _MMIO(0x80038)
7223 #define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7224 #define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
7225 
7226 /* Display Internal Timeout Register */
7227 #define RM_TIMEOUT              _MMIO(0x42060)
7228 #define  MMIO_TIMEOUT_US(us)    ((us) << 0)
7229 
7230 /* interrupts */
7231 #define DE_MASTER_IRQ_CONTROL   (1 << 31)
7232 #define DE_SPRITEB_FLIP_DONE    (1 << 29)
7233 #define DE_SPRITEA_FLIP_DONE    (1 << 28)
7234 #define DE_PLANEB_FLIP_DONE     (1 << 27)
7235 #define DE_PLANEA_FLIP_DONE     (1 << 26)
7236 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
7237 #define DE_PCU_EVENT            (1 << 25)
7238 #define DE_GTT_FAULT            (1 << 24)
7239 #define DE_POISON               (1 << 23)
7240 #define DE_PERFORM_COUNTER      (1 << 22)
7241 #define DE_PCH_EVENT            (1 << 21)
7242 #define DE_AUX_CHANNEL_A        (1 << 20)
7243 #define DE_DP_A_HOTPLUG         (1 << 19)
7244 #define DE_GSE                  (1 << 18)
7245 #define DE_PIPEB_VBLANK         (1 << 15)
7246 #define DE_PIPEB_EVEN_FIELD     (1 << 14)
7247 #define DE_PIPEB_ODD_FIELD      (1 << 13)
7248 #define DE_PIPEB_LINE_COMPARE   (1 << 12)
7249 #define DE_PIPEB_VSYNC          (1 << 11)
7250 #define DE_PIPEB_CRC_DONE       (1 << 10)
7251 #define DE_PIPEB_FIFO_UNDERRUN  (1 << 8)
7252 #define DE_PIPEA_VBLANK         (1 << 7)
7253 #define DE_PIPE_VBLANK(pipe)    (1 << (7 + 8 * (pipe)))
7254 #define DE_PIPEA_EVEN_FIELD     (1 << 6)
7255 #define DE_PIPEA_ODD_FIELD      (1 << 5)
7256 #define DE_PIPEA_LINE_COMPARE   (1 << 4)
7257 #define DE_PIPEA_VSYNC          (1 << 3)
7258 #define DE_PIPEA_CRC_DONE       (1 << 2)
7259 #define DE_PIPE_CRC_DONE(pipe)  (1 << (2 + 8 * (pipe)))
7260 #define DE_PIPEA_FIFO_UNDERRUN  (1 << 0)
7261 #define DE_PIPE_FIFO_UNDERRUN(pipe)  (1 << (8 * (pipe)))
7262 
7263 /* More Ivybridge lolz */
7264 #define DE_ERR_INT_IVB                  (1 << 30)
7265 #define DE_GSE_IVB                      (1 << 29)
7266 #define DE_PCH_EVENT_IVB                (1 << 28)
7267 #define DE_DP_A_HOTPLUG_IVB             (1 << 27)
7268 #define DE_AUX_CHANNEL_A_IVB            (1 << 26)
7269 #define DE_EDP_PSR_INT_HSW              (1 << 19)
7270 #define DE_SPRITEC_FLIP_DONE_IVB        (1 << 14)
7271 #define DE_PLANEC_FLIP_DONE_IVB         (1 << 13)
7272 #define DE_PIPEC_VBLANK_IVB             (1 << 10)
7273 #define DE_SPRITEB_FLIP_DONE_IVB        (1 << 9)
7274 #define DE_PLANEB_FLIP_DONE_IVB         (1 << 8)
7275 #define DE_PIPEB_VBLANK_IVB             (1 << 5)
7276 #define DE_SPRITEA_FLIP_DONE_IVB        (1 << 4)
7277 #define DE_PLANEA_FLIP_DONE_IVB         (1 << 3)
7278 #define DE_PLANE_FLIP_DONE_IVB(plane)   (1 << (3 + 5 * (plane)))
7279 #define DE_PIPEA_VBLANK_IVB             (1 << 0)
7280 #define DE_PIPE_VBLANK_IVB(pipe)        (1 << ((pipe) * 5))
7281 
7282 #define VLV_MASTER_IER                  _MMIO(0x4400c) /* Gunit master IER */
7283 #define   MASTER_INTERRUPT_ENABLE       (1 << 31)
7284 
7285 #define DEISR   _MMIO(0x44000)
7286 #define DEIMR   _MMIO(0x44004)
7287 #define DEIIR   _MMIO(0x44008)
7288 #define DEIER   _MMIO(0x4400c)
7289 
7290 #define GTISR   _MMIO(0x44010)
7291 #define GTIMR   _MMIO(0x44014)
7292 #define GTIIR   _MMIO(0x44018)
7293 #define GTIER   _MMIO(0x4401c)
7294 
7295 #define GEN8_MASTER_IRQ                 _MMIO(0x44200)
7296 #define  GEN8_MASTER_IRQ_CONTROL        (1 << 31)
7297 #define  GEN8_PCU_IRQ                   (1 << 30)
7298 #define  GEN8_DE_PCH_IRQ                (1 << 23)
7299 #define  GEN8_DE_MISC_IRQ               (1 << 22)
7300 #define  GEN8_DE_PORT_IRQ               (1 << 20)
7301 #define  GEN8_DE_PIPE_C_IRQ             (1 << 18)
7302 #define  GEN8_DE_PIPE_B_IRQ             (1 << 17)
7303 #define  GEN8_DE_PIPE_A_IRQ             (1 << 16)
7304 #define  GEN8_DE_PIPE_IRQ(pipe)         (1 << (16 + (pipe)))
7305 #define  GEN8_GT_VECS_IRQ               (1 << 6)
7306 #define  GEN8_GT_GUC_IRQ                (1 << 5)
7307 #define  GEN8_GT_PM_IRQ                 (1 << 4)
7308 #define  GEN8_GT_VCS1_IRQ               (1 << 3) /* NB: VCS2 in bspec! */
7309 #define  GEN8_GT_VCS0_IRQ               (1 << 2) /* NB: VCS1 in bpsec! */
7310 #define  GEN8_GT_BCS_IRQ                (1 << 1)
7311 #define  GEN8_GT_RCS_IRQ                (1 << 0)
7312 
7313 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7314 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7315 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7316 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
7317 
7318 #define GEN8_RCS_IRQ_SHIFT 0
7319 #define GEN8_BCS_IRQ_SHIFT 16
7320 #define GEN8_VCS0_IRQ_SHIFT 0  /* NB: VCS1 in bspec! */
7321 #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
7322 #define GEN8_VECS_IRQ_SHIFT 0
7323 #define GEN8_WD_IRQ_SHIFT 16
7324 
7325 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7326 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7327 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7328 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
7329 #define  GEN8_PIPE_FIFO_UNDERRUN        (1 << 31)
7330 #define  GEN8_PIPE_CDCLK_CRC_ERROR      (1 << 29)
7331 #define  GEN8_PIPE_CDCLK_CRC_DONE       (1 << 28)
7332 #define  GEN8_PIPE_CURSOR_FAULT         (1 << 10)
7333 #define  GEN8_PIPE_SPRITE_FAULT         (1 << 9)
7334 #define  GEN8_PIPE_PRIMARY_FAULT        (1 << 8)
7335 #define  GEN8_PIPE_SPRITE_FLIP_DONE     (1 << 5)
7336 #define  GEN8_PIPE_PRIMARY_FLIP_DONE    (1 << 4)
7337 #define  GEN8_PIPE_SCAN_LINE_EVENT      (1 << 2)
7338 #define  GEN8_PIPE_VSYNC                (1 << 1)
7339 #define  GEN8_PIPE_VBLANK               (1 << 0)
7340 #define  GEN9_PIPE_CURSOR_FAULT         (1 << 11)
7341 #define  GEN9_PIPE_PLANE4_FAULT         (1 << 10)
7342 #define  GEN9_PIPE_PLANE3_FAULT         (1 << 9)
7343 #define  GEN9_PIPE_PLANE2_FAULT         (1 << 8)
7344 #define  GEN9_PIPE_PLANE1_FAULT         (1 << 7)
7345 #define  GEN9_PIPE_PLANE4_FLIP_DONE     (1 << 6)
7346 #define  GEN9_PIPE_PLANE3_FLIP_DONE     (1 << 5)
7347 #define  GEN9_PIPE_PLANE2_FLIP_DONE     (1 << 4)
7348 #define  GEN9_PIPE_PLANE1_FLIP_DONE     (1 << 3)
7349 #define  GEN9_PIPE_PLANE_FLIP_DONE(p)   (1 << (3 + (p)))
7350 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7351         (GEN8_PIPE_CURSOR_FAULT | \
7352          GEN8_PIPE_SPRITE_FAULT | \
7353          GEN8_PIPE_PRIMARY_FAULT)
7354 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7355         (GEN9_PIPE_CURSOR_FAULT | \
7356          GEN9_PIPE_PLANE4_FAULT | \
7357          GEN9_PIPE_PLANE3_FAULT | \
7358          GEN9_PIPE_PLANE2_FAULT | \
7359          GEN9_PIPE_PLANE1_FAULT)
7360 
7361 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
7362 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
7363 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
7364 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
7365 #define  ICL_AUX_CHANNEL_E              (1 << 29)
7366 #define  CNL_AUX_CHANNEL_F              (1 << 28)
7367 #define  GEN9_AUX_CHANNEL_D             (1 << 27)
7368 #define  GEN9_AUX_CHANNEL_C             (1 << 26)
7369 #define  GEN9_AUX_CHANNEL_B             (1 << 25)
7370 #define  BXT_DE_PORT_HP_DDIC            (1 << 5)
7371 #define  BXT_DE_PORT_HP_DDIB            (1 << 4)
7372 #define  BXT_DE_PORT_HP_DDIA            (1 << 3)
7373 #define  BXT_DE_PORT_HOTPLUG_MASK       (BXT_DE_PORT_HP_DDIA | \
7374                                          BXT_DE_PORT_HP_DDIB | \
7375                                          BXT_DE_PORT_HP_DDIC)
7376 #define  GEN8_PORT_DP_A_HOTPLUG         (1 << 3)
7377 #define  BXT_DE_PORT_GMBUS              (1 << 1)
7378 #define  GEN8_AUX_CHANNEL_A             (1 << 0)
7379 #define  TGL_DE_PORT_AUX_DDIC           (1 << 2)
7380 #define  TGL_DE_PORT_AUX_DDIB           (1 << 1)
7381 #define  TGL_DE_PORT_AUX_DDIA           (1 << 0)
7382 
7383 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
7384 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
7385 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
7386 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
7387 #define  GEN8_DE_MISC_GSE               (1 << 27)
7388 #define  GEN8_DE_EDP_PSR                (1 << 19)
7389 
7390 #define GEN8_PCU_ISR _MMIO(0x444e0)
7391 #define GEN8_PCU_IMR _MMIO(0x444e4)
7392 #define GEN8_PCU_IIR _MMIO(0x444e8)
7393 #define GEN8_PCU_IER _MMIO(0x444ec)
7394 
7395 #define GEN11_GU_MISC_ISR       _MMIO(0x444f0)
7396 #define GEN11_GU_MISC_IMR       _MMIO(0x444f4)
7397 #define GEN11_GU_MISC_IIR       _MMIO(0x444f8)
7398 #define GEN11_GU_MISC_IER       _MMIO(0x444fc)
7399 #define  GEN11_GU_MISC_GSE      (1 << 27)
7400 
7401 #define GEN11_GFX_MSTR_IRQ              _MMIO(0x190010)
7402 #define  GEN11_MASTER_IRQ               (1 << 31)
7403 #define  GEN11_PCU_IRQ                  (1 << 30)
7404 #define  GEN11_GU_MISC_IRQ              (1 << 29)
7405 #define  GEN11_DISPLAY_IRQ              (1 << 16)
7406 #define  GEN11_GT_DW_IRQ(x)             (1 << (x))
7407 #define  GEN11_GT_DW1_IRQ               (1 << 1)
7408 #define  GEN11_GT_DW0_IRQ               (1 << 0)
7409 
7410 #define GEN11_DISPLAY_INT_CTL           _MMIO(0x44200)
7411 #define  GEN11_DISPLAY_IRQ_ENABLE       (1 << 31)
7412 #define  GEN11_AUDIO_CODEC_IRQ          (1 << 24)
7413 #define  GEN11_DE_PCH_IRQ               (1 << 23)
7414 #define  GEN11_DE_MISC_IRQ              (1 << 22)
7415 #define  GEN11_DE_HPD_IRQ               (1 << 21)
7416 #define  GEN11_DE_PORT_IRQ              (1 << 20)
7417 #define  GEN11_DE_PIPE_C                (1 << 18)
7418 #define  GEN11_DE_PIPE_B                (1 << 17)
7419 #define  GEN11_DE_PIPE_A                (1 << 16)
7420 
7421 #define GEN11_DE_HPD_ISR                _MMIO(0x44470)
7422 #define GEN11_DE_HPD_IMR                _MMIO(0x44474)
7423 #define GEN11_DE_HPD_IIR                _MMIO(0x44478)
7424 #define GEN11_DE_HPD_IER                _MMIO(0x4447c)
7425 #define  GEN12_TC6_HOTPLUG                      (1 << 21)
7426 #define  GEN12_TC5_HOTPLUG                      (1 << 20)
7427 #define  GEN11_TC4_HOTPLUG                      (1 << 19)
7428 #define  GEN11_TC3_HOTPLUG                      (1 << 18)
7429 #define  GEN11_TC2_HOTPLUG                      (1 << 17)
7430 #define  GEN11_TC1_HOTPLUG                      (1 << 16)
7431 #define  GEN11_TC_HOTPLUG(tc_port)              (1 << ((tc_port) + 16))
7432 #define  GEN11_DE_TC_HOTPLUG_MASK               (GEN12_TC6_HOTPLUG | \
7433                                                  GEN12_TC5_HOTPLUG | \
7434                                                  GEN11_TC4_HOTPLUG | \
7435                                                  GEN11_TC3_HOTPLUG | \
7436                                                  GEN11_TC2_HOTPLUG | \
7437                                                  GEN11_TC1_HOTPLUG)
7438 #define  GEN12_TBT6_HOTPLUG                     (1 << 5)
7439 #define  GEN12_TBT5_HOTPLUG                     (1 << 4)
7440 #define  GEN11_TBT4_HOTPLUG                     (1 << 3)
7441 #define  GEN11_TBT3_HOTPLUG                     (1 << 2)
7442 #define  GEN11_TBT2_HOTPLUG                     (1 << 1)
7443 #define  GEN11_TBT1_HOTPLUG                     (1 << 0)
7444 #define  GEN11_TBT_HOTPLUG(tc_port)             (1 << (tc_port))
7445 #define  GEN11_DE_TBT_HOTPLUG_MASK              (GEN12_TBT6_HOTPLUG | \
7446                                                  GEN12_TBT5_HOTPLUG | \
7447                                                  GEN11_TBT4_HOTPLUG | \
7448                                                  GEN11_TBT3_HOTPLUG | \
7449                                                  GEN11_TBT2_HOTPLUG | \
7450                                                  GEN11_TBT1_HOTPLUG)
7451 
7452 #define GEN11_TBT_HOTPLUG_CTL                           _MMIO(0x44030)
7453 #define GEN11_TC_HOTPLUG_CTL                            _MMIO(0x44038)
7454 #define  GEN11_HOTPLUG_CTL_ENABLE(tc_port)              (8 << (tc_port) * 4)
7455 #define  GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port)         (2 << (tc_port) * 4)
7456 #define  GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port)        (1 << (tc_port) * 4)
7457 #define  GEN11_HOTPLUG_CTL_NO_DETECT(tc_port)           (0 << (tc_port) * 4)
7458 
7459 #define GEN11_GT_INTR_DW0               _MMIO(0x190018)
7460 #define  GEN11_CSME                     (31)
7461 #define  GEN11_GUNIT                    (28)
7462 #define  GEN11_GUC                      (25)
7463 #define  GEN11_WDPERF                   (20)
7464 #define  GEN11_KCR                      (19)
7465 #define  GEN11_GTPM                     (16)
7466 #define  GEN11_BCS                      (15)
7467 #define  GEN11_RCS0                     (0)
7468 
7469 #define GEN11_GT_INTR_DW1               _MMIO(0x19001c)
7470 #define  GEN11_VECS(x)                  (31 - (x))
7471 #define  GEN11_VCS(x)                   (x)
7472 
7473 #define GEN11_GT_INTR_DW(x)             _MMIO(0x190018 + ((x) * 4))
7474 
7475 #define GEN11_INTR_IDENTITY_REG0        _MMIO(0x190060)
7476 #define GEN11_INTR_IDENTITY_REG1        _MMIO(0x190064)
7477 #define  GEN11_INTR_DATA_VALID          (1 << 31)
7478 #define  GEN11_INTR_ENGINE_CLASS(x)     (((x) & GENMASK(18, 16)) >> 16)
7479 #define  GEN11_INTR_ENGINE_INSTANCE(x)  (((x) & GENMASK(25, 20)) >> 20)
7480 #define  GEN11_INTR_ENGINE_INTR(x)      ((x) & 0xffff)
7481 /* irq instances for OTHER_CLASS */
7482 #define OTHER_GUC_INSTANCE      0
7483 #define OTHER_GTPM_INSTANCE     1
7484 
7485 #define GEN11_INTR_IDENTITY_REG(x)      _MMIO(0x190060 + ((x) * 4))
7486 
7487 #define GEN11_IIR_REG0_SELECTOR         _MMIO(0x190070)
7488 #define GEN11_IIR_REG1_SELECTOR         _MMIO(0x190074)
7489 
7490 #define GEN11_IIR_REG_SELECTOR(x)       _MMIO(0x190070 + ((x) * 4))
7491 
7492 #define GEN11_RENDER_COPY_INTR_ENABLE   _MMIO(0x190030)
7493 #define GEN11_VCS_VECS_INTR_ENABLE      _MMIO(0x190034)
7494 #define GEN11_GUC_SG_INTR_ENABLE        _MMIO(0x190038)
7495 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7496 #define GEN11_CRYPTO_RSVD_INTR_ENABLE   _MMIO(0x190040)
7497 #define GEN11_GUNIT_CSME_INTR_ENABLE    _MMIO(0x190044)
7498 
7499 #define GEN11_RCS0_RSVD_INTR_MASK       _MMIO(0x190090)
7500 #define GEN11_BCS_RSVD_INTR_MASK        _MMIO(0x1900a0)
7501 #define GEN11_VCS0_VCS1_INTR_MASK       _MMIO(0x1900a8)
7502 #define GEN11_VCS2_VCS3_INTR_MASK       _MMIO(0x1900ac)
7503 #define GEN11_VECS0_VECS1_INTR_MASK     _MMIO(0x1900d0)
7504 #define GEN11_GUC_SG_INTR_MASK          _MMIO(0x1900e8)
7505 #define GEN11_GPM_WGBOXPERF_INTR_MASK   _MMIO(0x1900ec)
7506 #define GEN11_CRYPTO_RSVD_INTR_MASK     _MMIO(0x1900f0)
7507 #define GEN11_GUNIT_CSME_INTR_MASK      _MMIO(0x1900f4)
7508 
7509 #define   ENGINE1_MASK                  REG_GENMASK(31, 16)
7510 #define   ENGINE0_MASK                  REG_GENMASK(15, 0)
7511 
7512 #define ILK_DISPLAY_CHICKEN2    _MMIO(0x42004)
7513 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
7514 #define  ILK_ELPIN_409_SELECT   (1 << 25)
7515 #define  ILK_DPARB_GATE (1 << 22)
7516 #define  ILK_VSDPFD_FULL        (1 << 21)
7517 #define FUSE_STRAP                      _MMIO(0x42014)
7518 #define  ILK_INTERNAL_GRAPHICS_DISABLE  (1 << 31)
7519 #define  ILK_INTERNAL_DISPLAY_DISABLE   (1 << 30)
7520 #define  ILK_DISPLAY_DEBUG_DISABLE      (1 << 29)
7521 #define  IVB_PIPE_C_DISABLE             (1 << 28)
7522 #define  ILK_HDCP_DISABLE               (1 << 25)
7523 #define  ILK_eDP_A_DISABLE              (1 << 24)
7524 #define  HSW_CDCLK_LIMIT                (1 << 24)
7525 #define  ILK_DESKTOP                    (1 << 23)
7526 #define  HSW_CPU_SSC_ENABLE             (1 << 21)
7527 
7528 #define FUSE_STRAP3                     _MMIO(0x42020)
7529 #define  HSW_REF_CLK_SELECT             (1 << 1)
7530 
7531 #define ILK_DSPCLK_GATE_D                       _MMIO(0x42020)
7532 #define   ILK_VRHUNIT_CLOCK_GATE_DISABLE        (1 << 28)
7533 #define   ILK_DPFCUNIT_CLOCK_GATE_DISABLE       (1 << 9)
7534 #define   ILK_DPFCRUNIT_CLOCK_GATE_DISABLE      (1 << 8)
7535 #define   ILK_DPFDUNIT_CLOCK_GATE_ENABLE        (1 << 7)
7536 #define   ILK_DPARBUNIT_CLOCK_GATE_ENABLE       (1 << 5)
7537 
7538 #define IVB_CHICKEN3    _MMIO(0x4200c)
7539 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE      (1 << 5)
7540 # define CHICKEN3_DGMG_DONE_FIX_DISABLE         (1 << 2)
7541 
7542 #define CHICKEN_PAR1_1          _MMIO(0x42080)
7543 #define  SKL_DE_COMPRESSED_HASH_MODE    (1 << 15)
7544 #define  DPA_MASK_VBLANK_SRD    (1 << 15)
7545 #define  FORCE_ARB_IDLE_PLANES  (1 << 14)
7546 #define  SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
7547 
7548 #define CHICKEN_PAR2_1          _MMIO(0x42090)
7549 #define  KVM_CONFIG_CHANGE_NOTIFICATION_SELECT  (1 << 14)
7550 
7551 #define CHICKEN_MISC_2          _MMIO(0x42084)
7552 #define  CNL_COMP_PWR_DOWN      (1 << 23)
7553 #define  GLK_CL2_PWR_DOWN       (1 << 12)
7554 #define  GLK_CL1_PWR_DOWN       (1 << 11)
7555 #define  GLK_CL0_PWR_DOWN       (1 << 10)
7556 
7557 #define CHICKEN_MISC_4          _MMIO(0x4208c)
7558 #define   FBC_STRIDE_OVERRIDE   (1 << 13)
7559 #define   FBC_STRIDE_MASK       0x1FFF
7560 
7561 #define _CHICKEN_PIPESL_1_A     0x420b0
7562 #define _CHICKEN_PIPESL_1_B     0x420b4
7563 #define  HSW_FBCQ_DIS                   (1 << 22)
7564 #define  BDW_DPRS_MASK_VBLANK_SRD       (1 << 0)
7565 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
7566 
7567 #define CHICKEN_TRANS_A         _MMIO(0x420c0)
7568 #define CHICKEN_TRANS_B         _MMIO(0x420c4)
7569 #define CHICKEN_TRANS_C         _MMIO(0x420c8)
7570 #define CHICKEN_TRANS_EDP       _MMIO(0x420cc)
7571 #define  VSC_DATA_SEL_SOFTWARE_CONTROL  (1 << 25) /* GLK and CNL+ */
7572 #define  DDI_TRAINING_OVERRIDE_ENABLE   (1 << 19)
7573 #define  DDI_TRAINING_OVERRIDE_VALUE    (1 << 18)
7574 #define  DDIE_TRAINING_OVERRIDE_ENABLE  (1 << 17) /* CHICKEN_TRANS_A only */
7575 #define  DDIE_TRAINING_OVERRIDE_VALUE   (1 << 16) /* CHICKEN_TRANS_A only */
7576 #define  PSR2_ADD_VERTICAL_LINE_COUNT   (1 << 15)
7577 #define  PSR2_VSC_ENABLE_PROG_HEADER    (1 << 12)
7578 
7579 #define DISP_ARB_CTL    _MMIO(0x45000)
7580 #define  DISP_FBC_MEMORY_WAKE           (1 << 31)
7581 #define  DISP_TILE_SURFACE_SWIZZLING    (1 << 13)
7582 #define  DISP_FBC_WM_DIS                (1 << 15)
7583 #define DISP_ARB_CTL2   _MMIO(0x45004)
7584 #define  DISP_DATA_PARTITION_5_6        (1 << 6)
7585 #define  DISP_IPC_ENABLE                (1 << 3)
7586 #define DBUF_CTL        _MMIO(0x45008)
7587 #define DBUF_CTL_S1     _MMIO(0x45008)
7588 #define DBUF_CTL_S2     _MMIO(0x44FE8)
7589 #define  DBUF_POWER_REQUEST             (1 << 31)
7590 #define  DBUF_POWER_STATE               (1 << 30)
7591 #define GEN7_MSG_CTL    _MMIO(0x45010)
7592 #define  WAIT_FOR_PCH_RESET_ACK         (1 << 1)
7593 #define  WAIT_FOR_PCH_FLR_ACK           (1 << 0)
7594 #define HSW_NDE_RSTWRN_OPT      _MMIO(0x46408)
7595 #define  RESET_PCH_HANDSHAKE_ENABLE     (1 << 4)
7596 
7597 #define GEN8_CHICKEN_DCPR_1             _MMIO(0x46430)
7598 #define   SKL_SELECT_ALTERNATE_DC_EXIT  (1 << 30)
7599 #define   MASK_WAKEMEM                  (1 << 13)
7600 #define   CNL_DDI_CLOCK_REG_ACCESS_ON   (1 << 7)
7601 
7602 #define SKL_DFSM                        _MMIO(0x51000)
7603 #define SKL_DFSM_CDCLK_LIMIT_MASK       (3 << 23)
7604 #define SKL_DFSM_CDCLK_LIMIT_675        (0 << 23)
7605 #define SKL_DFSM_CDCLK_LIMIT_540        (1 << 23)
7606 #define SKL_DFSM_CDCLK_LIMIT_450        (2 << 23)
7607 #define SKL_DFSM_CDCLK_LIMIT_337_5      (3 << 23)
7608 #define SKL_DFSM_PIPE_A_DISABLE         (1 << 30)
7609 #define SKL_DFSM_PIPE_B_DISABLE         (1 << 21)
7610 #define SKL_DFSM_PIPE_C_DISABLE         (1 << 28)
7611 #define TGL_DFSM_PIPE_D_DISABLE         (1 << 22)
7612 
7613 #define SKL_DSSM                                _MMIO(0x51004)
7614 #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz         (1 << 31)
7615 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK          (7 << 29)
7616 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz         (0 << 29)
7617 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz       (1 << 29)
7618 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz       (2 << 29)
7619 
7620 #define GEN7_FF_SLICE_CS_CHICKEN1       _MMIO(0x20e0)
7621 #define   GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
7622 
7623 #define FF_SLICE_CS_CHICKEN2                    _MMIO(0x20e4)
7624 #define  GEN9_TSG_BARRIER_ACK_DISABLE           (1 << 8)
7625 #define  GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE  (1 << 10)
7626 
7627 #define GEN9_CS_DEBUG_MODE1             _MMIO(0x20ec)
7628 #define GEN9_CTX_PREEMPT_REG            _MMIO(0x2248)
7629 #define GEN8_CS_CHICKEN1                _MMIO(0x2580)
7630 #define GEN9_PREEMPT_3D_OBJECT_LEVEL            (1 << 0)
7631 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo)        (((hi) << 2) | ((lo) << 1))
7632 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL     GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7633 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL   GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7634 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL        GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7635 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK           GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
7636 
7637 /* GEN7 chicken */
7638 #define GEN7_COMMON_SLICE_CHICKEN1              _MMIO(0x7010)
7639   #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC     ((1 << 10) | (1 << 26))
7640   #define GEN9_RHWO_OPTIMIZATION_DISABLE        (1 << 14)
7641 
7642 #define COMMON_SLICE_CHICKEN2                                   _MMIO(0x7014)
7643   #define GEN9_PBE_COMPRESSED_HASH_SELECTION                    (1 << 13)
7644   #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE        (1 << 12)
7645   #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION              (1 << 8)
7646   #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE                  (1 << 0)
7647 
7648 #define GEN8_L3CNTLREG  _MMIO(0x7034)
7649   #define GEN8_ERRDETBCTRL (1 << 9)
7650 
7651 #define GEN11_COMMON_SLICE_CHICKEN3             _MMIO(0x7304)
7652   #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC    (1 << 11)
7653 
7654 #define HIZ_CHICKEN                                     _MMIO(0x7018)
7655 # define CHV_HZ_8X8_MODE_IN_1X                          (1 << 15)
7656 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE    (1 << 3)
7657 
7658 #define GEN9_SLICE_COMMON_ECO_CHICKEN0          _MMIO(0x7308)
7659 #define  DISABLE_PIXEL_MASK_CAMMING             (1 << 14)
7660 
7661 #define GEN9_SLICE_COMMON_ECO_CHICKEN1          _MMIO(0x731c)
7662 #define   GEN11_STATE_CACHE_REDIRECT_TO_CS      (1 << 11)
7663 
7664 #define GEN7_SARCHKMD                           _MMIO(0xB000)
7665 #define GEN7_DISABLE_DEMAND_PREFETCH            (1 << 31)
7666 #define GEN7_DISABLE_SAMPLER_PREFETCH           (1 << 30)
7667 
7668 #define GEN7_L3SQCREG1                          _MMIO(0xB010)
7669 #define  VLV_B0_WA_L3SQCREG1_VALUE              0x00D30000
7670 
7671 #define GEN8_L3SQCREG1                          _MMIO(0xB100)
7672 /*
7673  * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7674  * Using the formula in BSpec leads to a hang, while the formula here works
7675  * fine and matches the formulas for all other platforms. A BSpec change
7676  * request has been filed to clarify this.
7677  */
7678 #define  L3_GENERAL_PRIO_CREDITS(x)             (((x) >> 1) << 19)
7679 #define  L3_HIGH_PRIO_CREDITS(x)                (((x) >> 1) << 14)
7680 #define  L3_PRIO_CREDITS_MASK                   ((0x1f << 19) | (0x1f << 14))
7681 
7682 #define GEN7_L3CNTLREG1                         _MMIO(0xB01C)
7683 #define  GEN7_WA_FOR_GEN7_L3_CONTROL                    0x3C47FF8C
7684 #define  GEN7_L3AGDIS                           (1 << 19)
7685 #define GEN7_L3CNTLREG2                         _MMIO(0xB020)
7686 #define GEN7_L3CNTLREG3                         _MMIO(0xB024)
7687 
7688 #define GEN7_L3_CHICKEN_MODE_REGISTER           _MMIO(0xB030)
7689 #define   GEN7_WA_L3_CHICKEN_MODE               0x20000000
7690 #define GEN10_L3_CHICKEN_MODE_REGISTER          _MMIO(0xB114)
7691 #define   GEN11_I2M_WRITE_DISABLE               (1 << 28)
7692 
7693 #define GEN7_L3SQCREG4                          _MMIO(0xb034)
7694 #define  L3SQ_URB_READ_CAM_MATCH_DISABLE        (1 << 27)
7695 
7696 #define GEN11_SCRATCH2                                  _MMIO(0xb140)
7697 #define  GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE      (1 << 19)
7698 
7699 #define GEN8_L3SQCREG4                          _MMIO(0xb118)
7700 #define  GEN11_LQSC_CLEAN_EVICT_DISABLE         (1 << 6)
7701 #define  GEN8_LQSC_RO_PERF_DIS                  (1 << 27)
7702 #define  GEN8_LQSC_FLUSH_COHERENT_LINES         (1 << 21)
7703 
7704 /* GEN8 chicken */
7705 #define HDC_CHICKEN0                            _MMIO(0x7300)
7706 #define CNL_HDC_CHICKEN0                        _MMIO(0xE5F0)
7707 #define ICL_HDC_MODE                            _MMIO(0xE5F4)
7708 #define  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7709 #define  HDC_FENCE_DEST_SLM_DISABLE             (1 << 14)
7710 #define  HDC_DONOT_FETCH_MEM_WHEN_MASKED        (1 << 11)
7711 #define  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT    (1 << 5)
7712 #define  HDC_FORCE_NON_COHERENT                 (1 << 4)
7713 #define  HDC_BARRIER_PERFORMANCE_DISABLE        (1 << 10)
7714 
7715 #define GEN8_HDC_CHICKEN1                       _MMIO(0x7304)
7716 
7717 /* GEN9 chicken */
7718 #define SLICE_ECO_CHICKEN0                      _MMIO(0x7308)
7719 #define   PIXEL_MASK_CAMMING_DISABLE            (1 << 14)
7720 
7721 #define GEN9_WM_CHICKEN3                        _MMIO(0x5588)
7722 #define   GEN9_FACTOR_IN_CLR_VAL_HIZ            (1 << 9)
7723 
7724 /* WaCatErrorRejectionIssue */
7725 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG          _MMIO(0x9030)
7726 #define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB       (1 << 11)
7727 
7728 #define HSW_SCRATCH1                            _MMIO(0xb038)
7729 #define  HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE   (1 << 27)
7730 
7731 #define BDW_SCRATCH1                                    _MMIO(0xb11c)
7732 #define  GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE      (1 << 2)
7733 
7734 /*GEN11 chicken */
7735 #define _PIPEA_CHICKEN                          0x70038
7736 #define _PIPEB_CHICKEN                          0x71038
7737 #define _PIPEC_CHICKEN                          0x72038
7738 #define PIPE_CHICKEN(pipe)                      _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7739                                                            _PIPEB_CHICKEN)
7740 #define   PIXEL_ROUNDING_TRUNC_FB_PASSTHRU      (1 << 15)
7741 #define   PER_PIXEL_ALPHA_BYPASS_EN             (1 << 7)
7742 
7743 /* PCH */
7744 
7745 #define PCH_DISPLAY_BASE        0xc0000u
7746 
7747 /* south display engine interrupt: IBX */
7748 #define SDE_AUDIO_POWER_D       (1 << 27)
7749 #define SDE_AUDIO_POWER_C       (1 << 26)
7750 #define SDE_AUDIO_POWER_B       (1 << 25)
7751 #define SDE_AUDIO_POWER_SHIFT   (25)
7752 #define SDE_AUDIO_POWER_MASK    (7 << SDE_AUDIO_POWER_SHIFT)
7753 #define SDE_GMBUS               (1 << 24)
7754 #define SDE_AUDIO_HDCP_TRANSB   (1 << 23)
7755 #define SDE_AUDIO_HDCP_TRANSA   (1 << 22)
7756 #define SDE_AUDIO_HDCP_MASK     (3 << 22)
7757 #define SDE_AUDIO_TRANSB        (1 << 21)
7758 #define SDE_AUDIO_TRANSA        (1 << 20)
7759 #define SDE_AUDIO_TRANS_MASK    (3 << 20)
7760 #define SDE_POISON              (1 << 19)
7761 /* 18 reserved */
7762 #define SDE_FDI_RXB             (1 << 17)
7763 #define SDE_FDI_RXA             (1 << 16)
7764 #define SDE_FDI_MASK            (3 << 16)
7765 #define SDE_AUXD                (1 << 15)
7766 #define SDE_AUXC                (1 << 14)
7767 #define SDE_AUXB                (1 << 13)
7768 #define SDE_AUX_MASK            (7 << 13)
7769 /* 12 reserved */
7770 #define SDE_CRT_HOTPLUG         (1 << 11)
7771 #define SDE_PORTD_HOTPLUG       (1 << 10)
7772 #define SDE_PORTC_HOTPLUG       (1 << 9)
7773 #define SDE_PORTB_HOTPLUG       (1 << 8)
7774 #define SDE_SDVOB_HOTPLUG       (1 << 6)
7775 #define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
7776                                  SDE_SDVOB_HOTPLUG |    \
7777                                  SDE_PORTB_HOTPLUG |    \
7778                                  SDE_PORTC_HOTPLUG |    \
7779                                  SDE_PORTD_HOTPLUG)
7780 #define SDE_TRANSB_CRC_DONE     (1 << 5)
7781 #define SDE_TRANSB_CRC_ERR      (1 << 4)
7782 #define SDE_TRANSB_FIFO_UNDER   (1 << 3)
7783 #define SDE_TRANSA_CRC_DONE     (1 << 2)
7784 #define SDE_TRANSA_CRC_ERR      (1 << 1)
7785 #define SDE_TRANSA_FIFO_UNDER   (1 << 0)
7786 #define SDE_TRANS_MASK          (0x3f)
7787 
7788 /* south display engine interrupt: CPT - CNP */
7789 #define SDE_AUDIO_POWER_D_CPT   (1 << 31)
7790 #define SDE_AUDIO_POWER_C_CPT   (1 << 30)
7791 #define SDE_AUDIO_POWER_B_CPT   (1 << 29)
7792 #define SDE_AUDIO_POWER_SHIFT_CPT   29
7793 #define SDE_AUDIO_POWER_MASK_CPT    (7 << 29)
7794 #define SDE_AUXD_CPT            (1 << 27)
7795 #define SDE_AUXC_CPT            (1 << 26)
7796 #define SDE_AUXB_CPT            (1 << 25)
7797 #define SDE_AUX_MASK_CPT        (7 << 25)
7798 #define SDE_PORTE_HOTPLUG_SPT   (1 << 25)
7799 #define SDE_PORTA_HOTPLUG_SPT   (1 << 24)
7800 #define SDE_PORTD_HOTPLUG_CPT   (1 << 23)
7801 #define SDE_PORTC_HOTPLUG_CPT   (1 << 22)
7802 #define SDE_PORTB_HOTPLUG_CPT   (1 << 21)
7803 #define SDE_CRT_HOTPLUG_CPT     (1 << 19)
7804 #define SDE_SDVOB_HOTPLUG_CPT   (1 << 18)
7805 #define SDE_HOTPLUG_MASK_CPT    (SDE_CRT_HOTPLUG_CPT |          \
7806                                  SDE_SDVOB_HOTPLUG_CPT |        \
7807                                  SDE_PORTD_HOTPLUG_CPT |        \
7808                                  SDE_PORTC_HOTPLUG_CPT |        \
7809                                  SDE_PORTB_HOTPLUG_CPT)
7810 #define SDE_HOTPLUG_MASK_SPT    (SDE_PORTE_HOTPLUG_SPT |        \
7811                                  SDE_PORTD_HOTPLUG_CPT |        \
7812                                  SDE_PORTC_HOTPLUG_CPT |        \
7813                                  SDE_PORTB_HOTPLUG_CPT |        \
7814                                  SDE_PORTA_HOTPLUG_SPT)
7815 #define SDE_GMBUS_CPT           (1 << 17)
7816 #define SDE_ERROR_CPT           (1 << 16)
7817 #define SDE_AUDIO_CP_REQ_C_CPT  (1 << 10)
7818 #define SDE_AUDIO_CP_CHG_C_CPT  (1 << 9)
7819 #define SDE_FDI_RXC_CPT         (1 << 8)
7820 #define SDE_AUDIO_CP_REQ_B_CPT  (1 << 6)
7821 #define SDE_AUDIO_CP_CHG_B_CPT  (1 << 5)
7822 #define SDE_FDI_RXB_CPT         (1 << 4)
7823 #define SDE_AUDIO_CP_REQ_A_CPT  (1 << 2)
7824 #define SDE_AUDIO_CP_CHG_A_CPT  (1 << 1)
7825 #define SDE_FDI_RXA_CPT         (1 << 0)
7826 #define SDE_AUDIO_CP_REQ_CPT    (SDE_AUDIO_CP_REQ_C_CPT | \
7827                                  SDE_AUDIO_CP_REQ_B_CPT | \
7828                                  SDE_AUDIO_CP_REQ_A_CPT)
7829 #define SDE_AUDIO_CP_CHG_CPT    (SDE_AUDIO_CP_CHG_C_CPT | \
7830                                  SDE_AUDIO_CP_CHG_B_CPT | \
7831                                  SDE_AUDIO_CP_CHG_A_CPT)
7832 #define SDE_FDI_MASK_CPT        (SDE_FDI_RXC_CPT | \
7833                                  SDE_FDI_RXB_CPT | \
7834                                  SDE_FDI_RXA_CPT)
7835 
7836 /* south display engine interrupt: ICP/TGP */
7837 #define SDE_TC6_HOTPLUG_TGP             (1 << 29)
7838 #define SDE_TC5_HOTPLUG_TGP             (1 << 28)
7839 #define SDE_TC4_HOTPLUG_ICP             (1 << 27)
7840 #define SDE_TC3_HOTPLUG_ICP             (1 << 26)
7841 #define SDE_TC2_HOTPLUG_ICP             (1 << 25)
7842 #define SDE_TC1_HOTPLUG_ICP             (1 << 24)
7843 #define SDE_GMBUS_ICP                   (1 << 23)
7844 #define SDE_DDIC_HOTPLUG_TGP            (1 << 18)
7845 #define SDE_DDIB_HOTPLUG_ICP            (1 << 17)
7846 #define SDE_DDIA_HOTPLUG_ICP            (1 << 16)
7847 #define SDE_TC_HOTPLUG_ICP(tc_port)     (1 << ((tc_port) + 24))
7848 #define SDE_DDI_HOTPLUG_ICP(port)       (1 << ((port) + 16))
7849 #define SDE_DDI_MASK_ICP                (SDE_DDIB_HOTPLUG_ICP | \
7850                                          SDE_DDIA_HOTPLUG_ICP)
7851 #define SDE_TC_MASK_ICP                 (SDE_TC4_HOTPLUG_ICP |  \
7852                                          SDE_TC3_HOTPLUG_ICP |  \
7853                                          SDE_TC2_HOTPLUG_ICP |  \
7854                                          SDE_TC1_HOTPLUG_ICP)
7855 #define SDE_DDI_MASK_TGP                (SDE_DDIC_HOTPLUG_TGP | \
7856                                          SDE_DDI_MASK_ICP)
7857 #define SDE_TC_MASK_TGP                 (SDE_TC6_HOTPLUG_TGP |  \
7858                                          SDE_TC5_HOTPLUG_TGP |  \
7859                                          SDE_TC_MASK_ICP)
7860 
7861 #define SDEISR  _MMIO(0xc4000)
7862 #define SDEIMR  _MMIO(0xc4004)
7863 #define SDEIIR  _MMIO(0xc4008)
7864 #define SDEIER  _MMIO(0xc400c)
7865 
7866 #define SERR_INT                        _MMIO(0xc4040)
7867 #define  SERR_INT_POISON                (1 << 31)
7868 #define  SERR_INT_TRANS_FIFO_UNDERRUN(pipe)     (1 << ((pipe) * 3))
7869 
7870 /* digital port hotplug */
7871 #define PCH_PORT_HOTPLUG                _MMIO(0xc4030)  /* SHOTPLUG_CTL */
7872 #define  PORTA_HOTPLUG_ENABLE           (1 << 28) /* LPT:LP+ & BXT */
7873 #define  BXT_DDIA_HPD_INVERT            (1 << 27)
7874 #define  PORTA_HOTPLUG_STATUS_MASK      (3 << 24) /* SPT+ & BXT */
7875 #define  PORTA_HOTPLUG_NO_DETECT        (0 << 24) /* SPT+ & BXT */
7876 #define  PORTA_HOTPLUG_SHORT_DETECT     (1 << 24) /* SPT+ & BXT */
7877 #define  PORTA_HOTPLUG_LONG_DETECT      (2 << 24) /* SPT+ & BXT */
7878 #define  PORTD_HOTPLUG_ENABLE           (1 << 20)
7879 #define  PORTD_PULSE_DURATION_2ms       (0 << 18) /* pre-LPT */
7880 #define  PORTD_PULSE_DURATION_4_5ms     (1 << 18) /* pre-LPT */
7881 #define  PORTD_PULSE_DURATION_6ms       (2 << 18) /* pre-LPT */
7882 #define  PORTD_PULSE_DURATION_100ms     (3 << 18) /* pre-LPT */
7883 #define  PORTD_PULSE_DURATION_MASK      (3 << 18) /* pre-LPT */
7884 #define  PORTD_HOTPLUG_STATUS_MASK      (3 << 16)
7885 #define  PORTD_HOTPLUG_NO_DETECT        (0 << 16)
7886 #define  PORTD_HOTPLUG_SHORT_DETECT     (1 << 16)
7887 #define  PORTD_HOTPLUG_LONG_DETECT      (2 << 16)
7888 #define  PORTC_HOTPLUG_ENABLE           (1 << 12)
7889 #define  BXT_DDIC_HPD_INVERT            (1 << 11)
7890 #define  PORTC_PULSE_DURATION_2ms       (0 << 10) /* pre-LPT */
7891 #define  PORTC_PULSE_DURATION_4_5ms     (1 << 10) /* pre-LPT */
7892 #define  PORTC_PULSE_DURATION_6ms       (2 << 10) /* pre-LPT */
7893 #define  PORTC_PULSE_DURATION_100ms     (3 << 10) /* pre-LPT */
7894 #define  PORTC_PULSE_DURATION_MASK      (3 << 10) /* pre-LPT */
7895 #define  PORTC_HOTPLUG_STATUS_MASK      (3 << 8)
7896 #define  PORTC_HOTPLUG_NO_DETECT        (0 << 8)
7897 #define  PORTC_HOTPLUG_SHORT_DETECT     (1 << 8)
7898 #define  PORTC_HOTPLUG_LONG_DETECT      (2 << 8)
7899 #define  PORTB_HOTPLUG_ENABLE           (1 << 4)
7900 #define  BXT_DDIB_HPD_INVERT            (1 << 3)
7901 #define  PORTB_PULSE_DURATION_2ms       (0 << 2) /* pre-LPT */
7902 #define  PORTB_PULSE_DURATION_4_5ms     (1 << 2) /* pre-LPT */
7903 #define  PORTB_PULSE_DURATION_6ms       (2 << 2) /* pre-LPT */
7904 #define  PORTB_PULSE_DURATION_100ms     (3 << 2) /* pre-LPT */
7905 #define  PORTB_PULSE_DURATION_MASK      (3 << 2) /* pre-LPT */
7906 #define  PORTB_HOTPLUG_STATUS_MASK      (3 << 0)
7907 #define  PORTB_HOTPLUG_NO_DETECT        (0 << 0)
7908 #define  PORTB_HOTPLUG_SHORT_DETECT     (1 << 0)
7909 #define  PORTB_HOTPLUG_LONG_DETECT      (2 << 0)
7910 #define  BXT_DDI_HPD_INVERT_MASK        (BXT_DDIA_HPD_INVERT | \
7911                                         BXT_DDIB_HPD_INVERT | \
7912                                         BXT_DDIC_HPD_INVERT)
7913 
7914 #define PCH_PORT_HOTPLUG2               _MMIO(0xc403C)  /* SHOTPLUG_CTL2 SPT+ */
7915 #define  PORTE_HOTPLUG_ENABLE           (1 << 4)
7916 #define  PORTE_HOTPLUG_STATUS_MASK      (3 << 0)
7917 #define  PORTE_HOTPLUG_NO_DETECT        (0 << 0)
7918 #define  PORTE_HOTPLUG_SHORT_DETECT     (1 << 0)
7919 #define  PORTE_HOTPLUG_LONG_DETECT      (2 << 0)
7920 
7921 /* This register is a reuse of PCH_PORT_HOTPLUG register. The
7922  * functionality covered in PCH_PORT_HOTPLUG is split into
7923  * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7924  */
7925 
7926 #define SHOTPLUG_CTL_DDI                        _MMIO(0xc4030)
7927 #define   TGP_DDIC_HPD_ENABLE                   (1 << 11)
7928 #define   TGP_DDIC_HPD_STATUS_MASK              (3 << 8)
7929 #define   TGP_DDIC_HPD_NO_DETECT                (0 << 8)
7930 #define   TGP_DDIC_HPD_SHORT_DETECT             (1 << 8)
7931 #define   TGP_DDIC_HPD_LONG_DETECT              (2 << 8)
7932 #define   TGP_DDIC_HPD_SHORT_LONG_DETECT        (3 << 8)
7933 #define   ICP_DDIB_HPD_ENABLE                   (1 << 7)
7934 #define   ICP_DDIB_HPD_STATUS_MASK              (3 << 4)
7935 #define   ICP_DDIB_HPD_NO_DETECT                (0 << 4)
7936 #define   ICP_DDIB_HPD_SHORT_DETECT             (1 << 4)
7937 #define   ICP_DDIB_HPD_LONG_DETECT              (2 << 4)
7938 #define   ICP_DDIB_HPD_SHORT_LONG_DETECT        (3 << 4)
7939 #define   ICP_DDIA_HPD_ENABLE                   (1 << 3)
7940 #define   ICP_DDIA_HPD_OP_DRIVE_1               (1 << 2)
7941 #define   ICP_DDIA_HPD_STATUS_MASK              (3 << 0)
7942 #define   ICP_DDIA_HPD_NO_DETECT                (0 << 0)
7943 #define   ICP_DDIA_HPD_SHORT_DETECT             (1 << 0)
7944 #define   ICP_DDIA_HPD_LONG_DETECT              (2 << 0)
7945 #define   ICP_DDIA_HPD_SHORT_LONG_DETECT        (3 << 0)
7946 
7947 #define SHOTPLUG_CTL_TC                         _MMIO(0xc4034)
7948 #define   ICP_TC_HPD_ENABLE(tc_port)            (8 << (tc_port) * 4)
7949 /* Icelake DSC Rate Control Range Parameter Registers */
7950 #define DSCA_RC_RANGE_PARAMETERS_0              _MMIO(0x6B240)
7951 #define DSCA_RC_RANGE_PARAMETERS_0_UDW          _MMIO(0x6B240 + 4)
7952 #define DSCC_RC_RANGE_PARAMETERS_0              _MMIO(0x6BA40)
7953 #define DSCC_RC_RANGE_PARAMETERS_0_UDW          _MMIO(0x6BA40 + 4)
7954 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB      (0x78208)
7955 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB  (0x78208 + 4)
7956 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB      (0x78308)
7957 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB  (0x78308 + 4)
7958 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC      (0x78408)
7959 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC  (0x78408 + 4)
7960 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC      (0x78508)
7961 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC  (0x78508 + 4)
7962 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe)            _MMIO_PIPE((pipe) - PIPE_B, \
7963                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7964                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7965 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe)        _MMIO_PIPE((pipe) - PIPE_B, \
7966                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7967                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7968 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe)            _MMIO_PIPE((pipe) - PIPE_B, \
7969                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7970                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7971 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe)        _MMIO_PIPE((pipe) - PIPE_B, \
7972                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7973                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7974 #define RC_BPG_OFFSET_SHIFT                     10
7975 #define RC_MAX_QP_SHIFT                         5
7976 #define RC_MIN_QP_SHIFT                         0
7977 
7978 #define DSCA_RC_RANGE_PARAMETERS_1              _MMIO(0x6B248)
7979 #define DSCA_RC_RANGE_PARAMETERS_1_UDW          _MMIO(0x6B248 + 4)
7980 #define DSCC_RC_RANGE_PARAMETERS_1              _MMIO(0x6BA48)
7981 #define DSCC_RC_RANGE_PARAMETERS_1_UDW          _MMIO(0x6BA48 + 4)
7982 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB      (0x78210)
7983 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB  (0x78210 + 4)
7984 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB      (0x78310)
7985 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB  (0x78310 + 4)
7986 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC      (0x78410)
7987 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC  (0x78410 + 4)
7988 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC      (0x78510)
7989 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC  (0x78510 + 4)
7990 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe)            _MMIO_PIPE((pipe) - PIPE_B, \
7991                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7992                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7993 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe)        _MMIO_PIPE((pipe) - PIPE_B, \
7994                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7995                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7996 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe)            _MMIO_PIPE((pipe) - PIPE_B, \
7997                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7998                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7999 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe)        _MMIO_PIPE((pipe) - PIPE_B, \
8000                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8001                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8002 
8003 #define DSCA_RC_RANGE_PARAMETERS_2              _MMIO(0x6B250)
8004 #define DSCA_RC_RANGE_PARAMETERS_2_UDW          _MMIO(0x6B250 + 4)
8005 #define DSCC_RC_RANGE_PARAMETERS_2              _MMIO(0x6BA50)
8006 #define DSCC_RC_RANGE_PARAMETERS_2_UDW          _MMIO(0x6BA50 + 4)
8007 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB      (0x78218)
8008 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB  (0x78218 + 4)
8009 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB      (0x78318)
8010 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB  (0x78318 + 4)
8011 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC      (0x78418)
8012 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC  (0x78418 + 4)
8013 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC      (0x78518)
8014 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC  (0x78518 + 4)
8015 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe)            _MMIO_PIPE((pipe) - PIPE_B, \
8016                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8017                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8018 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe)        _MMIO_PIPE((pipe) - PIPE_B, \
8019                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8020                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8021 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe)            _MMIO_PIPE((pipe) - PIPE_B, \
8022                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8023                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8024 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe)        _MMIO_PIPE((pipe) - PIPE_B, \
8025                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8026                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8027 
8028 #define DSCA_RC_RANGE_PARAMETERS_3              _MMIO(0x6B258)
8029 #define DSCA_RC_RANGE_PARAMETERS_3_UDW          _MMIO(0x6B258 + 4)
8030 #define DSCC_RC_RANGE_PARAMETERS_3              _MMIO(0x6BA58)
8031 #define DSCC_RC_RANGE_PARAMETERS_3_UDW          _MMIO(0x6BA58 + 4)
8032 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB      (0x78220)
8033 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB  (0x78220 + 4)
8034 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB      (0x78320)
8035 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB  (0x78320 + 4)
8036 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC      (0x78420)
8037 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC  (0x78420 + 4)
8038 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC      (0x78520)
8039 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC  (0x78520 + 4)
8040 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe)            _MMIO_PIPE((pipe) - PIPE_B, \
8041                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8042                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8043 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe)        _MMIO_PIPE((pipe) - PIPE_B, \
8044                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8045                                                         _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8046 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe)            _MMIO_PIPE((pipe) - PIPE_B, \
8047                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8048                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8049 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe)        _MMIO_PIPE((pipe) - PIPE_B, \
8050                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8051                                                         _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8052 
8053 #define   ICP_TC_HPD_LONG_DETECT(tc_port)       (2 << (tc_port) * 4)
8054 #define   ICP_TC_HPD_SHORT_DETECT(tc_port)      (1 << (tc_port) * 4)
8055 
8056 #define ICP_DDI_HPD_ENABLE_MASK         (ICP_DDIB_HPD_ENABLE |  \
8057                                          ICP_DDIA_HPD_ENABLE)
8058 #define ICP_TC_HPD_ENABLE_MASK          (ICP_TC_HPD_ENABLE(PORT_TC4) | \
8059                                          ICP_TC_HPD_ENABLE(PORT_TC3) | \
8060                                          ICP_TC_HPD_ENABLE(PORT_TC2) | \
8061                                          ICP_TC_HPD_ENABLE(PORT_TC1))
8062 #define TGP_DDI_HPD_ENABLE_MASK         (TGP_DDIC_HPD_ENABLE |  \
8063                                          ICP_DDI_HPD_ENABLE_MASK)
8064 #define TGP_TC_HPD_ENABLE_MASK          (ICP_TC_HPD_ENABLE(PORT_TC6) | \
8065                                          ICP_TC_HPD_ENABLE(PORT_TC5) | \
8066                                          ICP_TC_HPD_ENABLE_MASK)
8067 
8068 #define _PCH_DPLL_A              0xc6014
8069 #define _PCH_DPLL_B              0xc6018
8070 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
8071 
8072 #define _PCH_FPA0                0xc6040
8073 #define  FP_CB_TUNE             (0x3 << 22)
8074 #define _PCH_FPA1                0xc6044
8075 #define _PCH_FPB0                0xc6048
8076 #define _PCH_FPB1                0xc604c
8077 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8078 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
8079 
8080 #define PCH_DPLL_TEST           _MMIO(0xc606c)
8081 
8082 #define PCH_DREF_CONTROL        _MMIO(0xC6200)
8083 #define  DREF_CONTROL_MASK      0x7fc3
8084 #define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0 << 13)
8085 #define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2 << 13)
8086 #define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3 << 13)
8087 #define  DREF_CPU_SOURCE_OUTPUT_MASK            (3 << 13)
8088 #define  DREF_SSC_SOURCE_DISABLE                (0 << 11)
8089 #define  DREF_SSC_SOURCE_ENABLE                 (2 << 11)
8090 #define  DREF_SSC_SOURCE_MASK                   (3 << 11)
8091 #define  DREF_NONSPREAD_SOURCE_DISABLE          (0 << 9)
8092 #define  DREF_NONSPREAD_CK505_ENABLE            (1 << 9)
8093 #define  DREF_NONSPREAD_SOURCE_ENABLE           (2 << 9)
8094 #define  DREF_NONSPREAD_SOURCE_MASK             (3 << 9)
8095 #define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0 << 7)
8096 #define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2 << 7)
8097 #define  DREF_SUPERSPREAD_SOURCE_MASK           (3 << 7)
8098 #define  DREF_SSC4_DOWNSPREAD                   (0 << 6)
8099 #define  DREF_SSC4_CENTERSPREAD                 (1 << 6)
8100 #define  DREF_SSC1_DISABLE                      (0 << 1)
8101 #define  DREF_SSC1_ENABLE                       (1 << 1)
8102 #define  DREF_SSC4_DISABLE                      (0)
8103 #define  DREF_SSC4_ENABLE                       (1)
8104 
8105 #define PCH_RAWCLK_FREQ         _MMIO(0xc6204)
8106 #define  FDL_TP1_TIMER_SHIFT    12
8107 #define  FDL_TP1_TIMER_MASK     (3 << 12)
8108 #define  FDL_TP2_TIMER_SHIFT    10
8109 #define  FDL_TP2_TIMER_MASK     (3 << 10)
8110 #define  RAWCLK_FREQ_MASK       0x3ff
8111 #define  CNP_RAWCLK_DIV_MASK    (0x3ff << 16)
8112 #define  CNP_RAWCLK_DIV(div)    ((div) << 16)
8113 #define  CNP_RAWCLK_FRAC_MASK   (0xf << 26)
8114 #define  CNP_RAWCLK_DEN(den)    ((den) << 26)
8115 #define  ICP_RAWCLK_NUM(num)    ((num) << 11)
8116 
8117 #define PCH_DPLL_TMR_CFG        _MMIO(0xc6208)
8118 
8119 #define PCH_SSC4_PARMS          _MMIO(0xc6210)
8120 #define PCH_SSC4_AUX_PARMS      _MMIO(0xc6214)
8121 
8122 #define PCH_DPLL_SEL            _MMIO(0xc7000)
8123 #define  TRANS_DPLLB_SEL(pipe)          (1 << ((pipe) * 4))
8124 #define  TRANS_DPLLA_SEL(pipe)          0
8125 #define  TRANS_DPLL_ENABLE(pipe)        (1 << ((pipe) * 4 + 3))
8126 
8127 /* transcoder */
8128 
8129 #define _PCH_TRANS_HTOTAL_A             0xe0000
8130 #define  TRANS_HTOTAL_SHIFT             16
8131 #define  TRANS_HACTIVE_SHIFT            0
8132 #define _PCH_TRANS_HBLANK_A             0xe0004
8133 #define  TRANS_HBLANK_END_SHIFT         16
8134 #define  TRANS_HBLANK_START_SHIFT       0
8135 #define _PCH_TRANS_HSYNC_A              0xe0008
8136 #define  TRANS_HSYNC_END_SHIFT          16
8137 #define  TRANS_HSYNC_START_SHIFT        0
8138 #define _PCH_TRANS_VTOTAL_A             0xe000c
8139 #define  TRANS_VTOTAL_SHIFT             16
8140 #define  TRANS_VACTIVE_SHIFT            0
8141 #define _PCH_TRANS_VBLANK_A             0xe0010
8142 #define  TRANS_VBLANK_END_SHIFT         16
8143 #define  TRANS_VBLANK_START_SHIFT       0
8144 #define _PCH_TRANS_VSYNC_A              0xe0014
8145 #define  TRANS_VSYNC_END_SHIFT          16
8146 #define  TRANS_VSYNC_START_SHIFT        0
8147 #define _PCH_TRANS_VSYNCSHIFT_A         0xe0028
8148 
8149 #define _PCH_TRANSA_DATA_M1     0xe0030
8150 #define _PCH_TRANSA_DATA_N1     0xe0034
8151 #define _PCH_TRANSA_DATA_M2     0xe0038
8152 #define _PCH_TRANSA_DATA_N2     0xe003c
8153 #define _PCH_TRANSA_LINK_M1     0xe0040
8154 #define _PCH_TRANSA_LINK_N1     0xe0044
8155 #define _PCH_TRANSA_LINK_M2     0xe0048
8156 #define _PCH_TRANSA_LINK_N2     0xe004c
8157 
8158 /* Per-transcoder DIP controls (PCH) */
8159 #define _VIDEO_DIP_CTL_A         0xe0200
8160 #define _VIDEO_DIP_DATA_A        0xe0208
8161 #define _VIDEO_DIP_GCP_A         0xe0210
8162 #define  GCP_COLOR_INDICATION           (1 << 2)
8163 #define  GCP_DEFAULT_PHASE_ENABLE       (1 << 1)
8164 #define  GCP_AV_MUTE                    (1 << 0)
8165 
8166 #define _VIDEO_DIP_CTL_B         0xe1200
8167 #define _VIDEO_DIP_DATA_B        0xe1208
8168 #define _VIDEO_DIP_GCP_B         0xe1210
8169 
8170 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8171 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8172 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
8173 
8174 /* Per-transcoder DIP controls (VLV) */
8175 #define _VLV_VIDEO_DIP_CTL_A            (VLV_DISPLAY_BASE + 0x60200)
8176 #define _VLV_VIDEO_DIP_DATA_A           (VLV_DISPLAY_BASE + 0x60208)
8177 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A   (VLV_DISPLAY_BASE + 0x60210)
8178 
8179 #define _VLV_VIDEO_DIP_CTL_B            (VLV_DISPLAY_BASE + 0x61170)
8180 #define _VLV_VIDEO_DIP_DATA_B           (VLV_DISPLAY_BASE + 0x61174)
8181 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B   (VLV_DISPLAY_BASE + 0x61178)
8182 
8183 #define _CHV_VIDEO_DIP_CTL_C            (VLV_DISPLAY_BASE + 0x611f0)
8184 #define _CHV_VIDEO_DIP_DATA_C           (VLV_DISPLAY_BASE + 0x611f4)
8185 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C   (VLV_DISPLAY_BASE + 0x611f8)
8186 
8187 #define VLV_TVIDEO_DIP_CTL(pipe) \
8188         _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
8189                _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
8190 #define VLV_TVIDEO_DIP_DATA(pipe) \
8191         _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
8192                _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
8193 #define VLV_TVIDEO_DIP_GCP(pipe) \
8194         _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
8195                 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
8196 
8197 /* Haswell DIP controls */
8198 
8199 #define _HSW_VIDEO_DIP_CTL_A            0x60200
8200 #define _HSW_VIDEO_DIP_AVI_DATA_A       0x60220
8201 #define _HSW_VIDEO_DIP_VS_DATA_A        0x60260
8202 #define _HSW_VIDEO_DIP_SPD_DATA_A       0x602A0
8203 #define _HSW_VIDEO_DIP_GMP_DATA_A       0x602E0
8204 #define _HSW_VIDEO_DIP_VSC_DATA_A       0x60320
8205 #define _GLK_VIDEO_DIP_DRM_DATA_A       0x60440
8206 #define _HSW_VIDEO_DIP_AVI_ECC_A        0x60240
8207 #define _HSW_VIDEO_DIP_VS_ECC_A         0x60280
8208 #define _HSW_VIDEO_DIP_SPD_ECC_A        0x602C0
8209 #define _HSW_VIDEO_DIP_GMP_ECC_A        0x60300
8210 #define _HSW_VIDEO_DIP_VSC_ECC_A        0x60344
8211 #define _HSW_VIDEO_DIP_GCP_A            0x60210
8212 
8213 #define _HSW_VIDEO_DIP_CTL_B            0x61200
8214 #define _HSW_VIDEO_DIP_AVI_DATA_B       0x61220
8215 #define _HSW_VIDEO_DIP_VS_DATA_B        0x61260
8216 #define _HSW_VIDEO_DIP_SPD_DATA_B       0x612A0
8217 #define _HSW_VIDEO_DIP_GMP_DATA_B       0x612E0
8218 #define _HSW_VIDEO_DIP_VSC_DATA_B       0x61320
8219 #define _GLK_VIDEO_DIP_DRM_DATA_B       0x61440
8220 #define _HSW_VIDEO_DIP_BVI_ECC_B        0x61240
8221 #define _HSW_VIDEO_DIP_VS_ECC_B         0x61280
8222 #define _HSW_VIDEO_DIP_SPD_ECC_B        0x612C0
8223 #define _HSW_VIDEO_DIP_GMP_ECC_B        0x61300
8224 #define _HSW_VIDEO_DIP_VSC_ECC_B        0x61344
8225 #define _HSW_VIDEO_DIP_GCP_B            0x61210
8226 
8227 /* Icelake PPS_DATA and _ECC DIP Registers.
8228  * These are available for transcoders B,C and eDP.
8229  * Adding the _A so as to reuse the _MMIO_TRANS2
8230  * definition, with which it offsets to the right location.
8231  */
8232 
8233 #define _ICL_VIDEO_DIP_PPS_DATA_A       0x60350
8234 #define _ICL_VIDEO_DIP_PPS_DATA_B       0x61350
8235 #define _ICL_VIDEO_DIP_PPS_ECC_A        0x603D4
8236 #define _ICL_VIDEO_DIP_PPS_ECC_B        0x613D4
8237 
8238 #define HSW_TVIDEO_DIP_CTL(trans)               _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8239 #define HSW_TVIDEO_DIP_GCP(trans)               _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8240 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i)       _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8241 #define HSW_TVIDEO_DIP_VS_DATA(trans, i)        _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8242 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i)       _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8243 #define HSW_TVIDEO_DIP_GMP_DATA(trans, i)       _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
8244 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i)       _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
8245 #define GLK_TVIDEO_DIP_DRM_DATA(trans, i)       _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
8246 #define ICL_VIDEO_DIP_PPS_DATA(trans, i)        _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8247 #define ICL_VIDEO_DIP_PPS_ECC(trans, i)         _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
8248 
8249 #define _HSW_STEREO_3D_CTL_A            0x70020
8250 #define   S3D_ENABLE                    (1 << 31)
8251 #define _HSW_STEREO_3D_CTL_B            0x71020
8252 
8253 #define HSW_STEREO_3D_CTL(trans)        _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
8254 
8255 #define _PCH_TRANS_HTOTAL_B          0xe1000
8256 #define _PCH_TRANS_HBLANK_B          0xe1004
8257 #define _PCH_TRANS_HSYNC_B           0xe1008
8258 #define _PCH_TRANS_VTOTAL_B          0xe100c
8259 #define _PCH_TRANS_VBLANK_B          0xe1010
8260 #define _PCH_TRANS_VSYNC_B           0xe1014
8261 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
8262 
8263 #define PCH_TRANS_HTOTAL(pipe)          _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8264 #define PCH_TRANS_HBLANK(pipe)          _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8265 #define PCH_TRANS_HSYNC(pipe)           _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8266 #define PCH_TRANS_VTOTAL(pipe)          _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8267 #define PCH_TRANS_VBLANK(pipe)          _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8268 #define PCH_TRANS_VSYNC(pipe)           _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8269 #define PCH_TRANS_VSYNCSHIFT(pipe)      _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
8270 
8271 #define _PCH_TRANSB_DATA_M1     0xe1030
8272 #define _PCH_TRANSB_DATA_N1     0xe1034
8273 #define _PCH_TRANSB_DATA_M2     0xe1038
8274 #define _PCH_TRANSB_DATA_N2     0xe103c
8275 #define _PCH_TRANSB_LINK_M1     0xe1040
8276 #define _PCH_TRANSB_LINK_N1     0xe1044
8277 #define _PCH_TRANSB_LINK_M2     0xe1048
8278 #define _PCH_TRANSB_LINK_N2     0xe104c
8279 
8280 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8281 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8282 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8283 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8284 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8285 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8286 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8287 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
8288 
8289 #define _PCH_TRANSACONF              0xf0008
8290 #define _PCH_TRANSBCONF              0xf1008
8291 #define PCH_TRANSCONF(pipe)     _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8292 #define LPT_TRANSCONF           PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
8293 #define  TRANS_DISABLE          (0 << 31)
8294 #define  TRANS_ENABLE           (1 << 31)
8295 #define  TRANS_STATE_MASK       (1 << 30)
8296 #define  TRANS_STATE_DISABLE    (0 << 30)
8297 #define  TRANS_STATE_ENABLE     (1 << 30)
8298 #define  TRANS_FSYNC_DELAY_HB1  (0 << 27)
8299 #define  TRANS_FSYNC_DELAY_HB2  (1 << 27)
8300 #define  TRANS_FSYNC_DELAY_HB3  (2 << 27)
8301 #define  TRANS_FSYNC_DELAY_HB4  (3 << 27)
8302 #define  TRANS_INTERLACE_MASK   (7 << 21)
8303 #define  TRANS_PROGRESSIVE      (0 << 21)
8304 #define  TRANS_INTERLACED       (3 << 21)
8305 #define  TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8306 #define  TRANS_8BPC             (0 << 5)
8307 #define  TRANS_10BPC            (1 << 5)
8308 #define  TRANS_6BPC             (2 << 5)
8309 #define  TRANS_12BPC            (3 << 5)
8310 
8311 #define _TRANSA_CHICKEN1         0xf0060
8312 #define _TRANSB_CHICKEN1         0xf1060
8313 #define TRANS_CHICKEN1(pipe)    _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
8314 #define  TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE     (1 << 10)
8315 #define  TRANS_CHICKEN1_DP0UNIT_GC_DISABLE      (1 << 4)
8316 #define _TRANSA_CHICKEN2         0xf0064
8317 #define _TRANSB_CHICKEN2         0xf1064
8318 #define TRANS_CHICKEN2(pipe)    _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
8319 #define  TRANS_CHICKEN2_TIMING_OVERRIDE                 (1 << 31)
8320 #define  TRANS_CHICKEN2_FDI_POLARITY_REVERSED           (1 << 29)
8321 #define  TRANS_CHICKEN2_FRAME_START_DELAY_MASK          (3 << 27)
8322 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER      (1 << 26)
8323 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH   (1 << 25)
8324 
8325 #define SOUTH_CHICKEN1          _MMIO(0xc2000)
8326 #define  FDIA_PHASE_SYNC_SHIFT_OVR      19
8327 #define  FDIA_PHASE_SYNC_SHIFT_EN       18
8328 #define  FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8329 #define  FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
8330 #define  FDI_BC_BIFURCATION_SELECT      (1 << 12)
8331 #define  CHASSIS_CLK_REQ_DURATION_MASK  (0xf << 8)
8332 #define  CHASSIS_CLK_REQ_DURATION(x)    ((x) << 8)
8333 #define  SPT_PWM_GRANULARITY            (1 << 0)
8334 #define SOUTH_CHICKEN2          _MMIO(0xc2004)
8335 #define  FDI_MPHY_IOSFSB_RESET_STATUS   (1 << 13)
8336 #define  FDI_MPHY_IOSFSB_RESET_CTL      (1 << 12)
8337 #define  LPT_PWM_GRANULARITY            (1 << 5)
8338 #define  DPLS_EDP_PPS_FIX_DIS           (1 << 0)
8339 
8340 #define _FDI_RXA_CHICKEN        0xc200c
8341 #define _FDI_RXB_CHICKEN        0xc2010
8342 #define  FDI_RX_PHASE_SYNC_POINTER_OVR  (1 << 1)
8343 #define  FDI_RX_PHASE_SYNC_POINTER_EN   (1 << 0)
8344 #define FDI_RX_CHICKEN(pipe)    _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
8345 
8346 #define SOUTH_DSPCLK_GATE_D     _MMIO(0xc2020)
8347 #define  PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8348 #define  PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8349 #define  PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8350 #define  PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8351 #define  CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8352 #define  PCH_LP_PARTITION_LEVEL_DISABLE  (1 << 12)
8353 
8354 /* CPU: FDI_TX */
8355 #define _FDI_TXA_CTL            0x60100
8356 #define _FDI_TXB_CTL            0x61100
8357 #define FDI_TX_CTL(pipe)        _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
8358 #define  FDI_TX_DISABLE         (0 << 31)
8359 #define  FDI_TX_ENABLE          (1 << 31)
8360 #define  FDI_LINK_TRAIN_PATTERN_1       (0 << 28)
8361 #define  FDI_LINK_TRAIN_PATTERN_2       (1 << 28)
8362 #define  FDI_LINK_TRAIN_PATTERN_IDLE    (2 << 28)
8363 #define  FDI_LINK_TRAIN_NONE            (3 << 28)
8364 #define  FDI_LINK_TRAIN_VOLTAGE_0_4V    (0 << 25)
8365 #define  FDI_LINK_TRAIN_VOLTAGE_0_6V    (1 << 25)
8366 #define  FDI_LINK_TRAIN_VOLTAGE_0_8V    (2 << 25)
8367 #define  FDI_LINK_TRAIN_VOLTAGE_1_2V    (3 << 25)
8368 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8369 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8370 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X   (2 << 22)
8371 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X   (3 << 22)
8372 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8373    SNB has different settings. */
8374 /* SNB A-stepping */
8375 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_A         (0x38 << 22)
8376 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_A         (0x02 << 22)
8377 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_A       (0x01 << 22)
8378 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_A         (0x0 << 22)
8379 /* SNB B-stepping */
8380 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_B         (0x0 << 22)
8381 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_B         (0x3a << 22)
8382 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_B       (0x39 << 22)
8383 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_B         (0x38 << 22)
8384 #define  FDI_LINK_TRAIN_VOL_EMP_MASK            (0x3f << 22)
8385 #define  FDI_DP_PORT_WIDTH_SHIFT                19
8386 #define  FDI_DP_PORT_WIDTH_MASK                 (7 << FDI_DP_PORT_WIDTH_SHIFT)
8387 #define  FDI_DP_PORT_WIDTH(width)           (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
8388 #define  FDI_TX_ENHANCE_FRAME_ENABLE    (1 << 18)
8389 /* Ironlake: hardwired to 1 */
8390 #define  FDI_TX_PLL_ENABLE              (1 << 14)
8391 
8392 /* Ivybridge has different bits for lolz */
8393 #define  FDI_LINK_TRAIN_PATTERN_1_IVB       (0 << 8)
8394 #define  FDI_LINK_TRAIN_PATTERN_2_IVB       (1 << 8)
8395 #define  FDI_LINK_TRAIN_PATTERN_IDLE_IVB    (2 << 8)
8396 #define  FDI_LINK_TRAIN_NONE_IVB            (3 << 8)
8397 
8398 /* both Tx and Rx */
8399 #define  FDI_COMPOSITE_SYNC             (1 << 11)
8400 #define  FDI_LINK_TRAIN_AUTO            (1 << 10)
8401 #define  FDI_SCRAMBLING_ENABLE          (0 << 7)
8402 #define  FDI_SCRAMBLING_DISABLE         (1 << 7)
8403 
8404 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
8405 #define _FDI_RXA_CTL             0xf000c
8406 #define _FDI_RXB_CTL             0xf100c
8407 #define FDI_RX_CTL(pipe)        _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
8408 #define  FDI_RX_ENABLE          (1 << 31)
8409 /* train, dp width same as FDI_TX */
8410 #define  FDI_FS_ERRC_ENABLE             (1 << 27)
8411 #define  FDI_FE_ERRC_ENABLE             (1 << 26)
8412 #define  FDI_RX_POLARITY_REVERSED_LPT   (1 << 16)
8413 #define  FDI_8BPC                       (0 << 16)
8414 #define  FDI_10BPC                      (1 << 16)
8415 #define  FDI_6BPC                       (2 << 16)
8416 #define  FDI_12BPC                      (3 << 16)
8417 #define  FDI_RX_LINK_REVERSAL_OVERRIDE  (1 << 15)
8418 #define  FDI_DMI_LINK_REVERSE_MASK      (1 << 14)
8419 #define  FDI_RX_PLL_ENABLE              (1 << 13)
8420 #define  FDI_FS_ERR_CORRECT_ENABLE      (1 << 11)
8421 #define  FDI_FE_ERR_CORRECT_ENABLE      (1 << 10)
8422 #define  FDI_FS_ERR_REPORT_ENABLE       (1 << 9)
8423 #define  FDI_FE_ERR_REPORT_ENABLE       (1 << 8)
8424 #define  FDI_RX_ENHANCE_FRAME_ENABLE    (1 << 6)
8425 #define  FDI_PCDCLK                     (1 << 4)
8426 /* CPT */
8427 #define  FDI_AUTO_TRAINING                      (1 << 10)
8428 #define  FDI_LINK_TRAIN_PATTERN_1_CPT           (0 << 8)
8429 #define  FDI_LINK_TRAIN_PATTERN_2_CPT           (1 << 8)
8430 #define  FDI_LINK_TRAIN_PATTERN_IDLE_CPT        (2 << 8)
8431 #define  FDI_LINK_TRAIN_NORMAL_CPT              (3 << 8)
8432 #define  FDI_LINK_TRAIN_PATTERN_MASK_CPT        (3 << 8)
8433 
8434 #define _FDI_RXA_MISC                   0xf0010
8435 #define _FDI_RXB_MISC                   0xf1010
8436 #define  FDI_RX_PWRDN_LANE1_MASK        (3 << 26)
8437 #define  FDI_RX_PWRDN_LANE1_VAL(x)      ((x) << 26)
8438 #define  FDI_RX_PWRDN_LANE0_MASK        (3 << 24)
8439 #define  FDI_RX_PWRDN_LANE0_VAL(x)      ((x) << 24)
8440 #define  FDI_RX_TP1_TO_TP2_48           (2 << 20)
8441 #define  FDI_RX_TP1_TO_TP2_64           (3 << 20)
8442 #define  FDI_RX_FDI_DELAY_90            (0x90 << 0)
8443 #define FDI_RX_MISC(pipe)       _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
8444 
8445 #define _FDI_RXA_TUSIZE1        0xf0030
8446 #define _FDI_RXA_TUSIZE2        0xf0038
8447 #define _FDI_RXB_TUSIZE1        0xf1030
8448 #define _FDI_RXB_TUSIZE2        0xf1038
8449 #define FDI_RX_TUSIZE1(pipe)    _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8450 #define FDI_RX_TUSIZE2(pipe)    _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
8451 
8452 /* FDI_RX interrupt register format */
8453 #define FDI_RX_INTER_LANE_ALIGN         (1 << 10)
8454 #define FDI_RX_SYMBOL_LOCK              (1 << 9) /* train 2 */
8455 #define FDI_RX_BIT_LOCK                 (1 << 8) /* train 1 */
8456 #define FDI_RX_TRAIN_PATTERN_2_FAIL     (1 << 7)
8457 #define FDI_RX_FS_CODE_ERR              (1 << 6)
8458 #define FDI_RX_FE_CODE_ERR              (1 << 5)
8459 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE    (1 << 4)
8460 #define FDI_RX_HDCP_LINK_FAIL           (1 << 3)
8461 #define FDI_RX_PIXEL_FIFO_OVERFLOW      (1 << 2)
8462 #define FDI_RX_CROSS_CLOCK_OVERFLOW     (1 << 1)
8463 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW    (1 << 0)
8464 
8465 #define _FDI_RXA_IIR            0xf0014
8466 #define _FDI_RXA_IMR            0xf0018
8467 #define _FDI_RXB_IIR            0xf1014
8468 #define _FDI_RXB_IMR            0xf1018
8469 #define FDI_RX_IIR(pipe)        _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8470 #define FDI_RX_IMR(pipe)        _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
8471 
8472 #define FDI_PLL_CTL_1           _MMIO(0xfe000)
8473 #define FDI_PLL_CTL_2           _MMIO(0xfe004)
8474 
8475 #define PCH_LVDS        _MMIO(0xe1180)
8476 #define  LVDS_DETECTED  (1 << 1)
8477 
8478 #define _PCH_DP_B               0xe4100
8479 #define PCH_DP_B                _MMIO(_PCH_DP_B)
8480 #define _PCH_DPB_AUX_CH_CTL     0xe4110
8481 #define _PCH_DPB_AUX_CH_DATA1   0xe4114
8482 #define _PCH_DPB_AUX_CH_DATA2   0xe4118
8483 #define _PCH_DPB_AUX_CH_DATA3   0xe411c
8484 #define _PCH_DPB_AUX_CH_DATA4   0xe4120
8485 #define _PCH_DPB_AUX_CH_DATA5   0xe4124
8486 
8487 #define _PCH_DP_C               0xe4200
8488 #define PCH_DP_C                _MMIO(_PCH_DP_C)
8489 #define _PCH_DPC_AUX_CH_CTL     0xe4210
8490 #define _PCH_DPC_AUX_CH_DATA1   0xe4214
8491 #define _PCH_DPC_AUX_CH_DATA2   0xe4218
8492 #define _PCH_DPC_AUX_CH_DATA3   0xe421c
8493 #define _PCH_DPC_AUX_CH_DATA4   0xe4220
8494 #define _PCH_DPC_AUX_CH_DATA5   0xe4224
8495 
8496 #define _PCH_DP_D               0xe4300
8497 #define PCH_DP_D                _MMIO(_PCH_DP_D)
8498 #define _PCH_DPD_AUX_CH_CTL     0xe4310
8499 #define _PCH_DPD_AUX_CH_DATA1   0xe4314
8500 #define _PCH_DPD_AUX_CH_DATA2   0xe4318
8501 #define _PCH_DPD_AUX_CH_DATA3   0xe431c
8502 #define _PCH_DPD_AUX_CH_DATA4   0xe4320
8503 #define _PCH_DPD_AUX_CH_DATA5   0xe4324
8504 
8505 #define PCH_DP_AUX_CH_CTL(aux_ch)               _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8506 #define PCH_DP_AUX_CH_DATA(aux_ch, i)   _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
8507 
8508 /* CPT */
8509 #define _TRANS_DP_CTL_A         0xe0300
8510 #define _TRANS_DP_CTL_B         0xe1300
8511 #define _TRANS_DP_CTL_C         0xe2300
8512 #define TRANS_DP_CTL(pipe)      _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8513 #define  TRANS_DP_OUTPUT_ENABLE (1 << 31)
8514 #define  TRANS_DP_PORT_SEL_MASK         (3 << 29)
8515 #define  TRANS_DP_PORT_SEL_NONE         (3 << 29)
8516 #define  TRANS_DP_PORT_SEL(port)        (((port) - PORT_B) << 29)
8517 #define  TRANS_DP_AUDIO_ONLY    (1 << 26)
8518 #define  TRANS_DP_ENH_FRAMING   (1 << 18)
8519 #define  TRANS_DP_8BPC          (0 << 9)
8520 #define  TRANS_DP_10BPC         (1 << 9)
8521 #define  TRANS_DP_6BPC          (2 << 9)
8522 #define  TRANS_DP_12BPC         (3 << 9)
8523 #define  TRANS_DP_BPC_MASK      (3 << 9)
8524 #define  TRANS_DP_VSYNC_ACTIVE_HIGH     (1 << 4)
8525 #define  TRANS_DP_VSYNC_ACTIVE_LOW      0
8526 #define  TRANS_DP_HSYNC_ACTIVE_HIGH     (1 << 3)
8527 #define  TRANS_DP_HSYNC_ACTIVE_LOW      0
8528 #define  TRANS_DP_SYNC_MASK     (3 << 3)
8529 
8530 /* SNB eDP training params */
8531 /* SNB A-stepping */
8532 #define  EDP_LINK_TRAIN_400MV_0DB_SNB_A         (0x38 << 22)
8533 #define  EDP_LINK_TRAIN_400MV_6DB_SNB_A         (0x02 << 22)
8534 #define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A       (0x01 << 22)
8535 #define  EDP_LINK_TRAIN_800MV_0DB_SNB_A         (0x0 << 22)
8536 /* SNB B-stepping */
8537 #define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B     (0x0 << 22)
8538 #define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B       (0x1 << 22)
8539 #define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B     (0x3a << 22)
8540 #define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B   (0x39 << 22)
8541 #define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B    (0x38 << 22)
8542 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB        (0x3f << 22)
8543 
8544 /* IVB */
8545 #define EDP_LINK_TRAIN_400MV_0DB_IVB            (0x24 << 22)
8546 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB          (0x2a << 22)
8547 #define EDP_LINK_TRAIN_400MV_6DB_IVB            (0x2f << 22)
8548 #define EDP_LINK_TRAIN_600MV_0DB_IVB            (0x30 << 22)
8549 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB          (0x36 << 22)
8550 #define EDP_LINK_TRAIN_800MV_0DB_IVB            (0x38 << 22)
8551 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB          (0x3e << 22)
8552 
8553 /* legacy values */
8554 #define EDP_LINK_TRAIN_500MV_0DB_IVB            (0x00 << 22)
8555 #define EDP_LINK_TRAIN_1000MV_0DB_IVB           (0x20 << 22)
8556 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB          (0x02 << 22)
8557 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB         (0x22 << 22)
8558 #define EDP_LINK_TRAIN_1000MV_6DB_IVB           (0x23 << 22)
8559 
8560 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB        (0x3f << 22)
8561 
8562 #define  VLV_PMWGICZ                            _MMIO(0x1300a4)
8563 
8564 #define  RC6_LOCATION                           _MMIO(0xD40)
8565 #define    RC6_CTX_IN_DRAM                      (1 << 0)
8566 #define  RC6_CTX_BASE                           _MMIO(0xD48)
8567 #define    RC6_CTX_BASE_MASK                    0xFFFFFFF0
8568 #define  PWRCTX_MAXCNT_RCSUNIT                  _MMIO(0x2054)
8569 #define  PWRCTX_MAXCNT_VCSUNIT0                 _MMIO(0x12054)
8570 #define  PWRCTX_MAXCNT_BCSUNIT                  _MMIO(0x22054)
8571 #define  PWRCTX_MAXCNT_VECSUNIT                 _MMIO(0x1A054)
8572 #define  PWRCTX_MAXCNT_VCSUNIT1                 _MMIO(0x1C054)
8573 #define    IDLE_TIME_MASK                       0xFFFFF
8574 #define  FORCEWAKE                              _MMIO(0xA18C)
8575 #define  FORCEWAKE_VLV                          _MMIO(0x1300b0)
8576 #define  FORCEWAKE_ACK_VLV                      _MMIO(0x1300b4)
8577 #define  FORCEWAKE_MEDIA_VLV                    _MMIO(0x1300b8)
8578 #define  FORCEWAKE_ACK_MEDIA_VLV                _MMIO(0x1300bc)
8579 #define  FORCEWAKE_ACK_HSW                      _MMIO(0x130044)
8580 #define  FORCEWAKE_ACK                          _MMIO(0x130090)
8581 #define  VLV_GTLC_WAKE_CTRL                     _MMIO(0x130090)
8582 #define   VLV_GTLC_RENDER_CTX_EXISTS            (1 << 25)
8583 #define   VLV_GTLC_MEDIA_CTX_EXISTS             (1 << 24)
8584 #define   VLV_GTLC_ALLOWWAKEREQ                 (1 << 0)
8585 
8586 #define  VLV_GTLC_PW_STATUS                     _MMIO(0x130094)
8587 #define   VLV_GTLC_ALLOWWAKEACK                 (1 << 0)
8588 #define   VLV_GTLC_ALLOWWAKEERR                 (1 << 1)
8589 #define   VLV_GTLC_PW_MEDIA_STATUS_MASK         (1 << 5)
8590 #define   VLV_GTLC_PW_RENDER_STATUS_MASK        (1 << 7)
8591 #define  FORCEWAKE_MT                           _MMIO(0xa188) /* multi-threaded */
8592 #define  FORCEWAKE_MEDIA_GEN9                   _MMIO(0xa270)
8593 #define  FORCEWAKE_MEDIA_VDBOX_GEN11(n)         _MMIO(0xa540 + (n) * 4)
8594 #define  FORCEWAKE_MEDIA_VEBOX_GEN11(n)         _MMIO(0xa560 + (n) * 4)
8595 #define  FORCEWAKE_RENDER_GEN9                  _MMIO(0xa278)
8596 #define  FORCEWAKE_BLITTER_GEN9                 _MMIO(0xa188)
8597 #define  FORCEWAKE_ACK_MEDIA_GEN9               _MMIO(0x0D88)
8598 #define  FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n)     _MMIO(0x0D50 + (n) * 4)
8599 #define  FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n)     _MMIO(0x0D70 + (n) * 4)
8600 #define  FORCEWAKE_ACK_RENDER_GEN9              _MMIO(0x0D84)
8601 #define  FORCEWAKE_ACK_BLITTER_GEN9             _MMIO(0x130044)
8602 #define   FORCEWAKE_KERNEL                      BIT(0)
8603 #define   FORCEWAKE_USER                        BIT(1)
8604 #define   FORCEWAKE_KERNEL_FALLBACK             BIT(15)
8605 #define  FORCEWAKE_MT_ACK                       _MMIO(0x130040)
8606 #define  ECOBUS                                 _MMIO(0xa180)
8607 #define    FORCEWAKE_MT_ENABLE                  (1 << 5)
8608 #define  VLV_SPAREG2H                           _MMIO(0xA194)
8609 #define  GEN9_PWRGT_DOMAIN_STATUS               _MMIO(0xA2A0)
8610 #define   GEN9_PWRGT_MEDIA_STATUS_MASK          (1 << 0)
8611 #define   GEN9_PWRGT_RENDER_STATUS_MASK         (1 << 1)
8612 
8613 #define  GTFIFODBG                              _MMIO(0x120000)
8614 #define    GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV    (0x1f << 20)
8615 #define    GT_FIFO_FREE_ENTRIES_CHV             (0x7f << 13)
8616 #define    GT_FIFO_SBDROPERR                    (1 << 6)
8617 #define    GT_FIFO_BLOBDROPERR                  (1 << 5)
8618 #define    GT_FIFO_SB_READ_ABORTERR             (1 << 4)
8619 #define    GT_FIFO_DROPERR                      (1 << 3)
8620 #define    GT_FIFO_OVFERR                       (1 << 2)
8621 #define    GT_FIFO_IAWRERR                      (1 << 1)
8622 #define    GT_FIFO_IARDERR                      (1 << 0)
8623 
8624 #define  GTFIFOCTL                              _MMIO(0x120008)
8625 #define    GT_FIFO_FREE_ENTRIES_MASK            0x7f
8626 #define    GT_FIFO_NUM_RESERVED_ENTRIES         20
8627 #define    GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL   (1 << 12)
8628 #define    GT_FIFO_CTL_RC6_POLICY_STALL         (1 << 11)
8629 
8630 #define  HSW_IDICR                              _MMIO(0x9008)
8631 #define    IDIHASHMSK(x)                        (((x) & 0x3f) << 16)
8632 #define  HSW_EDRAM_CAP                          _MMIO(0x120010)
8633 #define    EDRAM_ENABLED                        0x1
8634 #define    EDRAM_NUM_BANKS(cap)                 (((cap) >> 1) & 0xf)
8635 #define    EDRAM_WAYS_IDX(cap)                  (((cap) >> 5) & 0x7)
8636 #define    EDRAM_SETS_IDX(cap)                  (((cap) >> 8) & 0x3)
8637 
8638 #define GEN6_UCGCTL1                            _MMIO(0x9400)
8639 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE                (1 << 22)
8640 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE              (1 << 16)
8641 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE                (1 << 5)
8642 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE                 (1 << 7)
8643 
8644 #define GEN6_UCGCTL2                            _MMIO(0x9404)
8645 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE                 (1 << 31)
8646 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE                (1 << 30)
8647 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE                (1 << 22)
8648 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE                (1 << 13)
8649 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE               (1 << 12)
8650 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE                (1 << 11)
8651 
8652 #define GEN6_UCGCTL3                            _MMIO(0x9408)
8653 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE               (1 << 20)
8654 
8655 #define GEN7_UCGCTL4                            _MMIO(0x940c)
8656 #define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE       (1 << 25)
8657 #define  GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE      (1 << 14)
8658 
8659 #define GEN6_RCGCTL1                            _MMIO(0x9410)
8660 #define GEN6_RCGCTL2                            _MMIO(0x9414)
8661 #define GEN6_RSTCTL                             _MMIO(0x9420)
8662 
8663 #define GEN8_UCGCTL6                            _MMIO(0x9430)
8664 #define   GEN8_GAPSUNIT_CLOCK_GATE_DISABLE      (1 << 24)
8665 #define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE       (1 << 14)
8666 #define   GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
8667 
8668 #define GEN6_GFXPAUSE                           _MMIO(0xA000)
8669 #define GEN6_RPNSWREQ                           _MMIO(0xA008)
8670 #define   GEN6_TURBO_DISABLE                    (1 << 31)
8671 #define   GEN6_FREQUENCY(x)                     ((x) << 25)
8672 #define   HSW_FREQUENCY(x)                      ((x) << 24)
8673 #define   GEN9_FREQUENCY(x)                     ((x) << 23)
8674 #define   GEN6_OFFSET(x)                        ((x) << 19)
8675 #define   GEN6_AGGRESSIVE_TURBO                 (0 << 15)
8676 #define GEN6_RC_VIDEO_FREQ                      _MMIO(0xA00C)
8677 #define GEN6_RC_CONTROL                         _MMIO(0xA090)
8678 #define   GEN6_RC_CTL_RC6pp_ENABLE              (1 << 16)
8679 #define   GEN6_RC_CTL_RC6p_ENABLE               (1 << 17)
8680 #define   GEN6_RC_CTL_RC6_ENABLE                (1 << 18)
8681 #define   GEN6_RC_CTL_RC1e_ENABLE               (1 << 20)
8682 #define   GEN6_RC_CTL_RC7_ENABLE                (1 << 22)
8683 #define   VLV_RC_CTL_CTX_RST_PARALLEL           (1 << 24)
8684 #define   GEN7_RC_CTL_TO_MODE                   (1 << 28)
8685 #define   GEN6_RC_CTL_EI_MODE(x)                ((x) << 27)
8686 #define   GEN6_RC_CTL_HW_ENABLE                 (1 << 31)
8687 #define GEN6_RP_DOWN_TIMEOUT                    _MMIO(0xA010)
8688 #define GEN6_RP_INTERRUPT_LIMITS                _MMIO(0xA014)
8689 #define GEN6_RPSTAT1                            _MMIO(0xA01C)
8690 #define   GEN6_CAGF_SHIFT                       8
8691 #define   HSW_CAGF_SHIFT                        7
8692 #define   GEN9_CAGF_SHIFT                       23
8693 #define   GEN6_CAGF_MASK                        (0x7f << GEN6_CAGF_SHIFT)
8694 #define   HSW_CAGF_MASK                         (0x7f << HSW_CAGF_SHIFT)
8695 #define   GEN9_CAGF_MASK                        (0x1ff << GEN9_CAGF_SHIFT)
8696 #define GEN6_RP_CONTROL                         _MMIO(0xA024)
8697 #define   GEN6_RP_MEDIA_TURBO                   (1 << 11)
8698 #define   GEN6_RP_MEDIA_MODE_MASK               (3 << 9)
8699 #define   GEN6_RP_MEDIA_HW_TURBO_MODE           (3 << 9)
8700 #define   GEN6_RP_MEDIA_HW_NORMAL_MODE          (2 << 9)
8701 #define   GEN6_RP_MEDIA_HW_MODE                 (1 << 9)
8702 #define   GEN6_RP_MEDIA_SW_MODE                 (0 << 9)
8703 #define   GEN6_RP_MEDIA_IS_GFX                  (1 << 8)
8704 #define   GEN6_RP_ENABLE                        (1 << 7)
8705 #define   GEN6_RP_UP_IDLE_MIN                   (0x1 << 3)
8706 #define   GEN6_RP_UP_BUSY_AVG                   (0x2 << 3)
8707 #define   GEN6_RP_UP_BUSY_CONT                  (0x4 << 3)
8708 #define   GEN6_RP_DOWN_IDLE_AVG                 (0x2 << 0)
8709 #define   GEN6_RP_DOWN_IDLE_CONT                (0x1 << 0)
8710 #define GEN6_RP_UP_THRESHOLD                    _MMIO(0xA02C)
8711 #define GEN6_RP_DOWN_THRESHOLD                  _MMIO(0xA030)
8712 #define GEN6_RP_CUR_UP_EI                       _MMIO(0xA050)
8713 #define   GEN6_RP_EI_MASK                       0xffffff
8714 #define   GEN6_CURICONT_MASK                    GEN6_RP_EI_MASK
8715 #define GEN6_RP_CUR_UP                          _MMIO(0xA054)
8716 #define   GEN6_CURBSYTAVG_MASK                  GEN6_RP_EI_MASK
8717 #define GEN6_RP_PREV_UP                         _MMIO(0xA058)
8718 #define GEN6_RP_CUR_DOWN_EI                     _MMIO(0xA05C)
8719 #define   GEN6_CURIAVG_MASK                     GEN6_RP_EI_MASK
8720 #define GEN6_RP_CUR_DOWN                        _MMIO(0xA060)
8721 #define GEN6_RP_PREV_DOWN                       _MMIO(0xA064)
8722 #define GEN6_RP_UP_EI                           _MMIO(0xA068)
8723 #define GEN6_RP_DOWN_EI                         _MMIO(0xA06C)
8724 #define GEN6_RP_IDLE_HYSTERSIS                  _MMIO(0xA070)
8725 #define GEN6_RPDEUHWTC                          _MMIO(0xA080)
8726 #define GEN6_RPDEUC                             _MMIO(0xA084)
8727 #define GEN6_RPDEUCSW                           _MMIO(0xA088)
8728 #define GEN6_RC_STATE                           _MMIO(0xA094)
8729 #define   RC_SW_TARGET_STATE_SHIFT              16
8730 #define   RC_SW_TARGET_STATE_MASK               (7 << RC_SW_TARGET_STATE_SHIFT)
8731 #define GEN6_RC1_WAKE_RATE_LIMIT                _MMIO(0xA098)
8732 #define GEN6_RC6_WAKE_RATE_LIMIT                _MMIO(0xA09C)
8733 #define GEN6_RC6pp_WAKE_RATE_LIMIT              _MMIO(0xA0A0)
8734 #define GEN10_MEDIA_WAKE_RATE_LIMIT             _MMIO(0xA0A0)
8735 #define GEN6_RC_EVALUATION_INTERVAL             _MMIO(0xA0A8)
8736 #define GEN6_RC_IDLE_HYSTERSIS                  _MMIO(0xA0AC)
8737 #define GEN6_RC_SLEEP                           _MMIO(0xA0B0)
8738 #define GEN6_RCUBMABDTMR                        _MMIO(0xA0B0)
8739 #define GEN6_RC1e_THRESHOLD                     _MMIO(0xA0B4)
8740 #define GEN6_RC6_THRESHOLD                      _MMIO(0xA0B8)
8741 #define GEN6_RC6p_THRESHOLD                     _MMIO(0xA0BC)
8742 #define VLV_RCEDATA                             _MMIO(0xA0BC)
8743 #define GEN6_RC6pp_THRESHOLD                    _MMIO(0xA0C0)
8744 #define GEN6_PMINTRMSK                          _MMIO(0xA168)
8745 #define   GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC   (1 << 31)
8746 #define   ARAT_EXPIRED_INTRMSK                  (1 << 9)
8747 #define GEN8_MISC_CTRL0                         _MMIO(0xA180)
8748 #define VLV_PWRDWNUPCTL                         _MMIO(0xA294)
8749 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS           _MMIO(0xA0C4)
8750 #define GEN9_RENDER_PG_IDLE_HYSTERESIS          _MMIO(0xA0C8)
8751 #define GEN9_PG_ENABLE                          _MMIO(0xA210)
8752 #define GEN9_RENDER_PG_ENABLE                   REG_BIT(0)
8753 #define GEN9_MEDIA_PG_ENABLE                    REG_BIT(1)
8754 #define GEN11_MEDIA_SAMPLER_PG_ENABLE           REG_BIT(2)
8755 #define GEN8_PUSHBUS_CONTROL                    _MMIO(0xA248)
8756 #define GEN8_PUSHBUS_ENABLE                     _MMIO(0xA250)
8757 #define GEN8_PUSHBUS_SHIFT                      _MMIO(0xA25C)
8758 
8759 #define VLV_CHICKEN_3                           _MMIO(VLV_DISPLAY_BASE + 0x7040C)
8760 #define  PIXEL_OVERLAP_CNT_MASK                 (3 << 30)
8761 #define  PIXEL_OVERLAP_CNT_SHIFT                30
8762 
8763 #define GEN6_PMISR                              _MMIO(0x44020)
8764 #define GEN6_PMIMR                              _MMIO(0x44024) /* rps_lock */
8765 #define GEN6_PMIIR                              _MMIO(0x44028)
8766 #define GEN6_PMIER                              _MMIO(0x4402C)
8767 #define  GEN6_PM_MBOX_EVENT                     (1 << 25)
8768 #define  GEN6_PM_THERMAL_EVENT                  (1 << 24)
8769 
8770 /*
8771  * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8772  * registers. Shifting is handled on accessing the imr and ier.
8773  */
8774 #define  GEN6_PM_RP_DOWN_TIMEOUT                (1 << 6)
8775 #define  GEN6_PM_RP_UP_THRESHOLD                (1 << 5)
8776 #define  GEN6_PM_RP_DOWN_THRESHOLD              (1 << 4)
8777 #define  GEN6_PM_RP_UP_EI_EXPIRED               (1 << 2)
8778 #define  GEN6_PM_RP_DOWN_EI_EXPIRED             (1 << 1)
8779 #define  GEN6_PM_RPS_EVENTS                     (GEN6_PM_RP_UP_EI_EXPIRED   | \
8780                                                  GEN6_PM_RP_UP_THRESHOLD    | \
8781                                                  GEN6_PM_RP_DOWN_EI_EXPIRED | \
8782                                                  GEN6_PM_RP_DOWN_THRESHOLD  | \
8783                                                  GEN6_PM_RP_DOWN_TIMEOUT)
8784 
8785 #define GEN7_GT_SCRATCH(i)                      _MMIO(0x4F100 + (i) * 4)
8786 #define GEN7_GT_SCRATCH_REG_NUM                 8
8787 
8788 #define VLV_GTLC_SURVIVABILITY_REG              _MMIO(0x130098)
8789 #define VLV_GFX_CLK_STATUS_BIT                  (1 << 3)
8790 #define VLV_GFX_CLK_FORCE_ON_BIT                (1 << 2)
8791 
8792 #define GEN6_GT_GFX_RC6_LOCKED                  _MMIO(0x138104)
8793 #define VLV_COUNTER_CONTROL                     _MMIO(0x138104)
8794 #define   VLV_COUNT_RANGE_HIGH                  (1 << 15)
8795 #define   VLV_MEDIA_RC0_COUNT_EN                (1 << 5)
8796 #define   VLV_RENDER_RC0_COUNT_EN               (1 << 4)
8797 #define   VLV_MEDIA_RC6_COUNT_EN                (1 << 1)
8798 #define   VLV_RENDER_RC6_COUNT_EN               (1 << 0)
8799 #define GEN6_GT_GFX_RC6                         _MMIO(0x138108)
8800 #define VLV_GT_RENDER_RC6                       _MMIO(0x138108)
8801 #define VLV_GT_MEDIA_RC6                        _MMIO(0x13810C)
8802 
8803 #define GEN6_GT_GFX_RC6p                        _MMIO(0x13810C)
8804 #define GEN6_GT_GFX_RC6pp                       _MMIO(0x138110)
8805 #define VLV_RENDER_C0_COUNT                     _MMIO(0x138118)
8806 #define VLV_MEDIA_C0_COUNT                      _MMIO(0x13811C)
8807 
8808 #define GEN6_PCODE_MAILBOX                      _MMIO(0x138124)
8809 #define   GEN6_PCODE_READY                      (1 << 31)
8810 #define   GEN6_PCODE_ERROR_MASK                 0xFF
8811 #define     GEN6_PCODE_SUCCESS                  0x0
8812 #define     GEN6_PCODE_ILLEGAL_CMD              0x1
8813 #define     GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8814 #define     GEN6_PCODE_TIMEOUT                  0x3
8815 #define     GEN6_PCODE_UNIMPLEMENTED_CMD        0xFF
8816 #define     GEN7_PCODE_TIMEOUT                  0x2
8817 #define     GEN7_PCODE_ILLEGAL_DATA             0x3
8818 #define     GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
8819 #define   GEN6_PCODE_WRITE_RC6VIDS              0x4
8820 #define   GEN6_PCODE_READ_RC6VIDS               0x5
8821 #define     GEN6_ENCODE_RC6_VID(mv)             (((mv) - 245) / 5)
8822 #define     GEN6_DECODE_RC6_VID(vids)           (((vids) * 5) + 245)
8823 #define   BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ     0x18
8824 #define   GEN9_PCODE_READ_MEM_LATENCY           0x6
8825 #define     GEN9_MEM_LATENCY_LEVEL_MASK         0xFF
8826 #define     GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT    8
8827 #define     GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT    16
8828 #define     GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT    24
8829 #define   SKL_PCODE_LOAD_HDCP_KEYS              0x5
8830 #define   SKL_PCODE_CDCLK_CONTROL               0x7
8831 #define     SKL_CDCLK_PREPARE_FOR_CHANGE        0x3
8832 #define     SKL_CDCLK_READY_FOR_CHANGE          0x1
8833 #define   GEN6_PCODE_WRITE_MIN_FREQ_TABLE       0x8
8834 #define   GEN6_PCODE_READ_MIN_FREQ_TABLE        0x9
8835 #define   GEN6_READ_OC_PARAMS                   0xc
8836 #define   ICL_PCODE_MEM_SUBSYSYSTEM_INFO        0xd
8837 #define     ICL_PCODE_MEM_SS_READ_GLOBAL_INFO   (0x0 << 8)
8838 #define     ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
8839 #define   GEN6_PCODE_READ_D_COMP                0x10
8840 #define   GEN6_PCODE_WRITE_D_COMP               0x11
8841 #define   HSW_PCODE_DE_WRITE_FREQ_REQ           0x17
8842 #define   DISPLAY_IPS_CONTROL                   0x19
8843             /* See also IPS_CTL */
8844 #define     IPS_PCODE_CONTROL                   (1 << 30)
8845 #define   HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL  0x1A
8846 #define   GEN9_PCODE_SAGV_CONTROL               0x21
8847 #define     GEN9_SAGV_DISABLE                   0x0
8848 #define     GEN9_SAGV_IS_DISABLED               0x1
8849 #define     GEN9_SAGV_ENABLE                    0x3
8850 #define GEN6_PCODE_DATA                         _MMIO(0x138128)
8851 #define   GEN6_PCODE_FREQ_IA_RATIO_SHIFT        8
8852 #define   GEN6_PCODE_FREQ_RING_RATIO_SHIFT      16
8853 #define GEN6_PCODE_DATA1                        _MMIO(0x13812C)
8854 
8855 #define GEN6_GT_CORE_STATUS             _MMIO(0x138060)
8856 #define   GEN6_CORE_CPD_STATE_MASK      (7 << 4)
8857 #define   GEN6_RCn_MASK                 7
8858 #define   GEN6_RC0                      0
8859 #define   GEN6_RC3                      2
8860 #define   GEN6_RC6                      3
8861 #define   GEN6_RC7                      4
8862 
8863 #define GEN8_GT_SLICE_INFO              _MMIO(0x138064)
8864 #define   GEN8_LSLICESTAT_MASK          0x7
8865 
8866 #define CHV_POWER_SS0_SIG1              _MMIO(0xa720)
8867 #define CHV_POWER_SS1_SIG1              _MMIO(0xa728)
8868 #define   CHV_SS_PG_ENABLE              (1 << 1)
8869 #define   CHV_EU08_PG_ENABLE            (1 << 9)
8870 #define   CHV_EU19_PG_ENABLE            (1 << 17)
8871 #define   CHV_EU210_PG_ENABLE           (1 << 25)
8872 
8873 #define CHV_POWER_SS0_SIG2              _MMIO(0xa724)
8874 #define CHV_POWER_SS1_SIG2              _MMIO(0xa72c)
8875 #define   CHV_EU311_PG_ENABLE           (1 << 1)
8876 
8877 #define GEN9_SLICE_PGCTL_ACK(slice)     _MMIO(0x804c + (slice) * 0x4)
8878 #define GEN10_SLICE_PGCTL_ACK(slice)    _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8879                                               ((slice) % 3) * 0x4)
8880 #define   GEN9_PGCTL_SLICE_ACK          (1 << 0)
8881 #define   GEN9_PGCTL_SS_ACK(subslice)   (1 << (2 + (subslice) * 2))
8882 #define   GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
8883 
8884 #define GEN9_SS01_EU_PGCTL_ACK(slice)   _MMIO(0x805c + (slice) * 0x8)
8885 #define GEN10_SS01_EU_PGCTL_ACK(slice)  _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8886                                               ((slice) % 3) * 0x8)
8887 #define GEN9_SS23_EU_PGCTL_ACK(slice)   _MMIO(0x8060 + (slice) * 0x8)
8888 #define GEN10_SS23_EU_PGCTL_ACK(slice)  _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8889                                               ((slice) % 3) * 0x8)
8890 #define   GEN9_PGCTL_SSA_EU08_ACK       (1 << 0)
8891 #define   GEN9_PGCTL_SSA_EU19_ACK       (1 << 2)
8892 #define   GEN9_PGCTL_SSA_EU210_ACK      (1 << 4)
8893 #define   GEN9_PGCTL_SSA_EU311_ACK      (1 << 6)
8894 #define   GEN9_PGCTL_SSB_EU08_ACK       (1 << 8)
8895 #define   GEN9_PGCTL_SSB_EU19_ACK       (1 << 10)
8896 #define   GEN9_PGCTL_SSB_EU210_ACK      (1 << 12)
8897 #define   GEN9_PGCTL_SSB_EU311_ACK      (1 << 14)
8898 
8899 #define GEN7_MISCCPCTL                          _MMIO(0x9424)
8900 #define   GEN7_DOP_CLOCK_GATE_ENABLE            (1 << 0)
8901 #define   GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE      (1 << 2)
8902 #define   GEN8_DOP_CLOCK_GATE_GUC_ENABLE        (1 << 4)
8903 #define   GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE     (1 << 6)
8904 
8905 #define GEN8_GARBCNTL                           _MMIO(0xB004)
8906 #define   GEN9_GAPS_TSV_CREDIT_DISABLE          (1 << 7)
8907 #define   GEN11_ARBITRATION_PRIO_ORDER_MASK     (0x3f << 22)
8908 #define   GEN11_HASH_CTRL_EXCL_MASK             (0x7f << 0)
8909 #define   GEN11_HASH_CTRL_EXCL_BIT0             (1 << 0)
8910 
8911 #define GEN11_GLBLINVL                          _MMIO(0xB404)
8912 #define   GEN11_BANK_HASH_ADDR_EXCL_MASK        (0x7f << 5)
8913 #define   GEN11_BANK_HASH_ADDR_EXCL_BIT0        (1 << 5)
8914 
8915 #define GEN10_DFR_RATIO_EN_AND_CHICKEN  _MMIO(0x9550)
8916 #define   DFR_DISABLE                   (1 << 9)
8917 
8918 #define GEN11_GACB_PERF_CTRL                    _MMIO(0x4B80)
8919 #define   GEN11_HASH_CTRL_MASK                  (0x3 << 12 | 0xf << 0)
8920 #define   GEN11_HASH_CTRL_BIT0                  (1 << 0)
8921 #define   GEN11_HASH_CTRL_BIT4                  (1 << 12)
8922 
8923 #define GEN11_LSN_UNSLCVC                               _MMIO(0xB43C)
8924 #define   GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC      (1 << 9)
8925 #define   GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC       (1 << 7)
8926 
8927 #define GEN10_SAMPLER_MODE              _MMIO(0xE18C)
8928 #define   GEN11_SAMPLER_ENABLE_HEADLESS_MSG     REG_BIT(5)
8929 
8930 /* IVYBRIDGE DPF */
8931 #define GEN7_L3CDERRST1(slice)          _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
8932 #define   GEN7_L3CDERRST1_ROW_MASK      (0x7ff << 14)
8933 #define   GEN7_PARITY_ERROR_VALID       (1 << 13)
8934 #define   GEN7_L3CDERRST1_BANK_MASK     (3 << 11)
8935 #define   GEN7_L3CDERRST1_SUBBANK_MASK  (7 << 8)
8936 #define GEN7_PARITY_ERROR_ROW(reg) \
8937                 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8938 #define GEN7_PARITY_ERROR_BANK(reg) \
8939                 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8940 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
8941                 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8942 #define   GEN7_L3CDERRST1_ENABLE        (1 << 7)
8943 
8944 #define GEN7_L3LOG(slice, i)            _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
8945 #define GEN7_L3LOG_SIZE                 0x80
8946 
8947 #define GEN7_HALF_SLICE_CHICKEN1        _MMIO(0xe100) /* IVB GT1 + VLV */
8948 #define GEN7_HALF_SLICE_CHICKEN1_GT2    _MMIO(0xf100)
8949 #define   GEN7_MAX_PS_THREAD_DEP                (8 << 12)
8950 #define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE   (1 << 10)
8951 #define   GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE       (1 << 4)
8952 #define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE  (1 << 3)
8953 
8954 #define GEN9_HALF_SLICE_CHICKEN5        _MMIO(0xe188)
8955 #define   GEN9_DG_MIRROR_FIX_ENABLE     (1 << 5)
8956 #define   GEN9_CCS_TLB_PREFETCH_ENABLE  (1 << 3)
8957 
8958 #define GEN8_ROW_CHICKEN                _MMIO(0xe4f0)
8959 #define   FLOW_CONTROL_ENABLE           (1 << 15)
8960 #define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8961 #define   STALL_DOP_GATING_DISABLE              (1 << 5)
8962 #define   THROTTLE_12_5                         (7 << 2)
8963 #define   DISABLE_EARLY_EOT                     (1 << 1)
8964 
8965 #define GEN7_ROW_CHICKEN2               _MMIO(0xe4f4)
8966 #define GEN7_ROW_CHICKEN2_GT2           _MMIO(0xf4f4)
8967 #define   DOP_CLOCK_GATING_DISABLE      (1 << 0)
8968 #define   PUSH_CONSTANT_DEREF_DISABLE   (1 << 8)
8969 #define   GEN11_TDL_CLOCK_GATING_FIX_DISABLE    (1 << 1)
8970 
8971 #define HSW_ROW_CHICKEN3                _MMIO(0xe49c)
8972 #define  HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE    (1 << 6)
8973 
8974 #define HALF_SLICE_CHICKEN2             _MMIO(0xe180)
8975 #define   GEN8_ST_PO_DISABLE            (1 << 13)
8976 
8977 #define HALF_SLICE_CHICKEN3             _MMIO(0xe184)
8978 #define   HSW_SAMPLE_C_PERFORMANCE      (1 << 9)
8979 #define   GEN8_CENTROID_PIXEL_OPT_DIS   (1 << 8)
8980 #define   GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC   (1 << 5)
8981 #define   CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8982 #define   GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
8983 
8984 #define GEN9_HALF_SLICE_CHICKEN7        _MMIO(0xe194)
8985 #define   GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR        (1 << 8)
8986 #define   GEN9_ENABLE_YV12_BUGFIX       (1 << 4)
8987 #define   GEN9_ENABLE_GPGPU_PREEMPTION  (1 << 2)
8988 
8989 /* Audio */
8990 #define G4X_AUD_VID_DID                 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
8991 #define   INTEL_AUDIO_DEVCL             0x808629FB
8992 #define   INTEL_AUDIO_DEVBLC            0x80862801
8993 #define   INTEL_AUDIO_DEVCTG            0x80862802
8994 
8995 #define G4X_AUD_CNTL_ST                 _MMIO(0x620B4)
8996 #define   G4X_ELDV_DEVCL_DEVBLC         (1 << 13)
8997 #define   G4X_ELDV_DEVCTG               (1 << 14)
8998 #define   G4X_ELD_ADDR_MASK             (0xf << 5)
8999 #define   G4X_ELD_ACK                   (1 << 4)
9000 #define G4X_HDMIW_HDMIEDID              _MMIO(0x6210C)
9001 
9002 #define _IBX_HDMIW_HDMIEDID_A           0xE2050
9003 #define _IBX_HDMIW_HDMIEDID_B           0xE2150
9004 #define IBX_HDMIW_HDMIEDID(pipe)        _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9005                                                   _IBX_HDMIW_HDMIEDID_B)
9006 #define _IBX_AUD_CNTL_ST_A              0xE20B4
9007 #define _IBX_AUD_CNTL_ST_B              0xE21B4
9008 #define IBX_AUD_CNTL_ST(pipe)           _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9009                                                   _IBX_AUD_CNTL_ST_B)
9010 #define   IBX_ELD_BUFFER_SIZE_MASK      (0x1f << 10)
9011 #define   IBX_ELD_ADDRESS_MASK          (0x1f << 5)
9012 #define   IBX_ELD_ACK                   (1 << 4)
9013 #define IBX_AUD_CNTL_ST2                _MMIO(0xE20C0)
9014 #define   IBX_CP_READY(port)            ((1 << 1) << (((port) - 1) * 4))
9015 #define   IBX_ELD_VALID(port)           ((1 << 0) << (((port) - 1) * 4))
9016 
9017 #define _CPT_HDMIW_HDMIEDID_A           0xE5050
9018 #define _CPT_HDMIW_HDMIEDID_B           0xE5150
9019 #define CPT_HDMIW_HDMIEDID(pipe)        _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
9020 #define _CPT_AUD_CNTL_ST_A              0xE50B4
9021 #define _CPT_AUD_CNTL_ST_B              0xE51B4
9022 #define CPT_AUD_CNTL_ST(pipe)           _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9023 #define CPT_AUD_CNTRL_ST2               _MMIO(0xE50C0)
9024 
9025 #define _VLV_HDMIW_HDMIEDID_A           (VLV_DISPLAY_BASE + 0x62050)
9026 #define _VLV_HDMIW_HDMIEDID_B           (VLV_DISPLAY_BASE + 0x62150)
9027 #define VLV_HDMIW_HDMIEDID(pipe)        _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
9028 #define _VLV_AUD_CNTL_ST_A              (VLV_DISPLAY_BASE + 0x620B4)
9029 #define _VLV_AUD_CNTL_ST_B              (VLV_DISPLAY_BASE + 0x621B4)
9030 #define VLV_AUD_CNTL_ST(pipe)           _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9031 #define VLV_AUD_CNTL_ST2                _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9032 
9033 /* These are the 4 32-bit write offset registers for each stream
9034  * output buffer.  It determines the offset from the
9035  * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9036  */
9037 #define GEN7_SO_WRITE_OFFSET(n)         _MMIO(0x5280 + (n) * 4)
9038 
9039 #define _IBX_AUD_CONFIG_A               0xe2000
9040 #define _IBX_AUD_CONFIG_B               0xe2100
9041 #define IBX_AUD_CFG(pipe)               _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
9042 #define _CPT_AUD_CONFIG_A               0xe5000
9043 #define _CPT_AUD_CONFIG_B               0xe5100
9044 #define CPT_AUD_CFG(pipe)               _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
9045 #define _VLV_AUD_CONFIG_A               (VLV_DISPLAY_BASE + 0x62000)
9046 #define _VLV_AUD_CONFIG_B               (VLV_DISPLAY_BASE + 0x62100)
9047 #define VLV_AUD_CFG(pipe)               _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9048 
9049 #define   AUD_CONFIG_N_VALUE_INDEX              (1 << 29)
9050 #define   AUD_CONFIG_N_PROG_ENABLE              (1 << 28)
9051 #define   AUD_CONFIG_UPPER_N_SHIFT              20
9052 #define   AUD_CONFIG_UPPER_N_MASK               (0xff << 20)
9053 #define   AUD_CONFIG_LOWER_N_SHIFT              4
9054 #define   AUD_CONFIG_LOWER_N_MASK               (0xfff << 4)
9055 #define   AUD_CONFIG_N_MASK                     (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9056 #define   AUD_CONFIG_N(n) \
9057         (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) |   \
9058          (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
9059 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT     16
9060 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK      (0xf << 16)
9061 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25175     (0 << 16)
9062 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25200     (1 << 16)
9063 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27000     (2 << 16)
9064 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27027     (3 << 16)
9065 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54000     (4 << 16)
9066 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54054     (5 << 16)
9067 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74176     (6 << 16)
9068 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74250     (7 << 16)
9069 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148352    (8 << 16)
9070 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148500    (9 << 16)
9071 #define   AUD_CONFIG_DISABLE_NCTS               (1 << 3)
9072 
9073 /* HSW Audio */
9074 #define _HSW_AUD_CONFIG_A               0x65000
9075 #define _HSW_AUD_CONFIG_B               0x65100
9076 #define HSW_AUD_CFG(trans)              _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
9077 
9078 #define _HSW_AUD_MISC_CTRL_A            0x65010
9079 #define _HSW_AUD_MISC_CTRL_B            0x65110
9080 #define HSW_AUD_MISC_CTRL(trans)        _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
9081 
9082 #define _HSW_AUD_M_CTS_ENABLE_A         0x65028
9083 #define _HSW_AUD_M_CTS_ENABLE_B         0x65128
9084 #define HSW_AUD_M_CTS_ENABLE(trans)     _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
9085 #define   AUD_M_CTS_M_VALUE_INDEX       (1 << 21)
9086 #define   AUD_M_CTS_M_PROG_ENABLE       (1 << 20)
9087 #define   AUD_CONFIG_M_MASK             0xfffff
9088 
9089 #define _HSW_AUD_DIP_ELD_CTRL_ST_A      0x650b4
9090 #define _HSW_AUD_DIP_ELD_CTRL_ST_B      0x651b4
9091 #define HSW_AUD_DIP_ELD_CTRL(trans)     _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9092 
9093 /* Audio Digital Converter */
9094 #define _HSW_AUD_DIG_CNVT_1             0x65080
9095 #define _HSW_AUD_DIG_CNVT_2             0x65180
9096 #define AUD_DIG_CNVT(trans)             _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
9097 #define DIP_PORT_SEL_MASK               0x3
9098 
9099 #define _HSW_AUD_EDID_DATA_A            0x65050
9100 #define _HSW_AUD_EDID_DATA_B            0x65150
9101 #define HSW_AUD_EDID_DATA(trans)        _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
9102 
9103 #define HSW_AUD_PIPE_CONV_CFG           _MMIO(0x6507c)
9104 #define HSW_AUD_PIN_ELD_CP_VLD          _MMIO(0x650c0)
9105 #define   AUDIO_INACTIVE(trans)         ((1 << 3) << ((trans) * 4))
9106 #define   AUDIO_OUTPUT_ENABLE(trans)    ((1 << 2) << ((trans) * 4))
9107 #define   AUDIO_CP_READY(trans)         ((1 << 1) << ((trans) * 4))
9108 #define   AUDIO_ELD_VALID(trans)        ((1 << 0) << ((trans) * 4))
9109 
9110 #define HSW_AUD_CHICKENBIT                      _MMIO(0x65f10)
9111 #define   SKL_AUD_CODEC_WAKE_SIGNAL             (1 << 15)
9112 
9113 /*
9114  * HSW - ICL power wells
9115  *
9116  * Platforms have up to 3 power well control register sets, each set
9117  * controlling up to 16 power wells via a request/status HW flag tuple:
9118  * - main (HSW_PWR_WELL_CTL[1-4])
9119  * - AUX  (ICL_PWR_WELL_CTL_AUX[1-4])
9120  * - DDI  (ICL_PWR_WELL_CTL_DDI[1-4])
9121  * Each control register set consists of up to 4 registers used by different
9122  * sources that can request a power well to be enabled:
9123  * - BIOS   (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9124  * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9125  * - KVMR   (HSW_PWR_WELL_CTL3)   (only in the main register set)
9126  * - DEBUG  (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9127  */
9128 #define HSW_PWR_WELL_CTL1                       _MMIO(0x45400)
9129 #define HSW_PWR_WELL_CTL2                       _MMIO(0x45404)
9130 #define HSW_PWR_WELL_CTL3                       _MMIO(0x45408)
9131 #define HSW_PWR_WELL_CTL4                       _MMIO(0x4540C)
9132 #define   HSW_PWR_WELL_CTL_REQ(pw_idx)          (0x2 << ((pw_idx) * 2))
9133 #define   HSW_PWR_WELL_CTL_STATE(pw_idx)        (0x1 << ((pw_idx) * 2))
9134 
9135 /* HSW/BDW power well */
9136 #define   HSW_PW_CTL_IDX_GLOBAL                 15
9137 
9138 /* SKL/BXT/GLK/CNL power wells */
9139 #define   SKL_PW_CTL_IDX_PW_2                   15
9140 #define   SKL_PW_CTL_IDX_PW_1                   14
9141 #define   CNL_PW_CTL_IDX_AUX_F                  12
9142 #define   CNL_PW_CTL_IDX_AUX_D                  11
9143 #define   GLK_PW_CTL_IDX_AUX_C                  10
9144 #define   GLK_PW_CTL_IDX_AUX_B                  9
9145 #define   GLK_PW_CTL_IDX_AUX_A                  8
9146 #define   CNL_PW_CTL_IDX_DDI_F                  6
9147 #define   SKL_PW_CTL_IDX_DDI_D                  4
9148 #define   SKL_PW_CTL_IDX_DDI_C                  3
9149 #define   SKL_PW_CTL_IDX_DDI_B                  2
9150 #define   SKL_PW_CTL_IDX_DDI_A_E                1
9151 #define   GLK_PW_CTL_IDX_DDI_A                  1
9152 #define   SKL_PW_CTL_IDX_MISC_IO                0
9153 
9154 /* ICL/TGL - power wells */
9155 #define   TGL_PW_CTL_IDX_PW_5                   4
9156 #define   ICL_PW_CTL_IDX_PW_4                   3
9157 #define   ICL_PW_CTL_IDX_PW_3                   2
9158 #define   ICL_PW_CTL_IDX_PW_2                   1
9159 #define   ICL_PW_CTL_IDX_PW_1                   0
9160 
9161 #define ICL_PWR_WELL_CTL_AUX1                   _MMIO(0x45440)
9162 #define ICL_PWR_WELL_CTL_AUX2                   _MMIO(0x45444)
9163 #define ICL_PWR_WELL_CTL_AUX4                   _MMIO(0x4544C)
9164 #define   TGL_PW_CTL_IDX_AUX_TBT6               14
9165 #define   TGL_PW_CTL_IDX_AUX_TBT5               13
9166 #define   TGL_PW_CTL_IDX_AUX_TBT4               12
9167 #define   ICL_PW_CTL_IDX_AUX_TBT4               11
9168 #define   TGL_PW_CTL_IDX_AUX_TBT3               11
9169 #define   ICL_PW_CTL_IDX_AUX_TBT3               10
9170 #define   TGL_PW_CTL_IDX_AUX_TBT2               10
9171 #define   ICL_PW_CTL_IDX_AUX_TBT2               9
9172 #define   TGL_PW_CTL_IDX_AUX_TBT1               9
9173 #define   ICL_PW_CTL_IDX_AUX_TBT1               8
9174 #define   TGL_PW_CTL_IDX_AUX_TC6                8
9175 #define   TGL_PW_CTL_IDX_AUX_TC5                7
9176 #define   TGL_PW_CTL_IDX_AUX_TC4                6
9177 #define   ICL_PW_CTL_IDX_AUX_F                  5
9178 #define   TGL_PW_CTL_IDX_AUX_TC3                5
9179 #define   ICL_PW_CTL_IDX_AUX_E                  4
9180 #define   TGL_PW_CTL_IDX_AUX_TC2                4
9181 #define   ICL_PW_CTL_IDX_AUX_D                  3
9182 #define   TGL_PW_CTL_IDX_AUX_TC1                3
9183 #define   ICL_PW_CTL_IDX_AUX_C                  2
9184 #define   ICL_PW_CTL_IDX_AUX_B                  1
9185 #define   ICL_PW_CTL_IDX_AUX_A                  0
9186 
9187 #define ICL_PWR_WELL_CTL_DDI1                   _MMIO(0x45450)
9188 #define ICL_PWR_WELL_CTL_DDI2                   _MMIO(0x45454)
9189 #define ICL_PWR_WELL_CTL_DDI4                   _MMIO(0x4545C)
9190 #define   TGL_PW_CTL_IDX_DDI_TC6                8
9191 #define   TGL_PW_CTL_IDX_DDI_TC5                7
9192 #define   TGL_PW_CTL_IDX_DDI_TC4                6
9193 #define   ICL_PW_CTL_IDX_DDI_F                  5
9194 #define   TGL_PW_CTL_IDX_DDI_TC3                5
9195 #define   ICL_PW_CTL_IDX_DDI_E                  4
9196 #define   TGL_PW_CTL_IDX_DDI_TC2                4
9197 #define   ICL_PW_CTL_IDX_DDI_D                  3
9198 #define   TGL_PW_CTL_IDX_DDI_TC1                3
9199 #define   ICL_PW_CTL_IDX_DDI_C                  2
9200 #define   ICL_PW_CTL_IDX_DDI_B                  1
9201 #define   ICL_PW_CTL_IDX_DDI_A                  0
9202 
9203 /* HSW - power well misc debug registers */
9204 #define HSW_PWR_WELL_CTL5                       _MMIO(0x45410)
9205 #define   HSW_PWR_WELL_ENABLE_SINGLE_STEP       (1 << 31)
9206 #define   HSW_PWR_WELL_PWR_GATE_OVERRIDE        (1 << 20)
9207 #define   HSW_PWR_WELL_FORCE_ON                 (1 << 19)
9208 #define HSW_PWR_WELL_CTL6                       _MMIO(0x45414)
9209 
9210 /* SKL Fuse Status */
9211 enum skl_power_gate {
9212         SKL_PG0,
9213         SKL_PG1,
9214         SKL_PG2,
9215         ICL_PG3,
9216         ICL_PG4,
9217 };
9218 
9219 #define SKL_FUSE_STATUS                         _MMIO(0x42000)
9220 #define  SKL_FUSE_DOWNLOAD_STATUS               (1 << 31)
9221 /*
9222  * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9223  * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9224  */
9225 #define  SKL_PW_CTL_IDX_TO_PG(pw_idx)           \
9226         ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9227 /*
9228  * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9229  * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9230  */
9231 #define  ICL_PW_CTL_IDX_TO_PG(pw_idx)           \
9232         ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
9233 #define  SKL_FUSE_PG_DIST_STATUS(pg)            (1 << (27 - (pg)))
9234 
9235 #define _CNL_AUX_REG_IDX(pw_idx)        ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
9236 #define _CNL_AUX_ANAOVRD1_B             0x162250
9237 #define _CNL_AUX_ANAOVRD1_C             0x162210
9238 #define _CNL_AUX_ANAOVRD1_D             0x1622D0
9239 #define _CNL_AUX_ANAOVRD1_F             0x162A90
9240 #define CNL_AUX_ANAOVRD1(pw_idx)        _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
9241                                                     _CNL_AUX_ANAOVRD1_B, \
9242                                                     _CNL_AUX_ANAOVRD1_C, \
9243                                                     _CNL_AUX_ANAOVRD1_D, \
9244                                                     _CNL_AUX_ANAOVRD1_F))
9245 #define   CNL_AUX_ANAOVRD1_ENABLE       (1 << 16)
9246 #define   CNL_AUX_ANAOVRD1_LDO_BYPASS   (1 << 23)
9247 
9248 #define _ICL_AUX_REG_IDX(pw_idx)        ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9249 #define _ICL_AUX_ANAOVRD1_A             0x162398
9250 #define _ICL_AUX_ANAOVRD1_B             0x6C398
9251 #define _TGL_AUX_ANAOVRD1_C             0x160398
9252 #define ICL_AUX_ANAOVRD1(pw_idx)        _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9253                                                     _ICL_AUX_ANAOVRD1_A, \
9254                                                     _ICL_AUX_ANAOVRD1_B, \
9255                                                     _TGL_AUX_ANAOVRD1_C))
9256 #define   ICL_AUX_ANAOVRD1_LDO_BYPASS   (1 << 7)
9257 #define   ICL_AUX_ANAOVRD1_ENABLE       (1 << 0)
9258 
9259 /* HDCP Key Registers */
9260 #define HDCP_KEY_CONF                   _MMIO(0x66c00)
9261 #define  HDCP_AKSV_SEND_TRIGGER         BIT(31)
9262 #define  HDCP_CLEAR_KEYS_TRIGGER        BIT(30)
9263 #define  HDCP_KEY_LOAD_TRIGGER          BIT(8)
9264 #define HDCP_KEY_STATUS                 _MMIO(0x66c04)
9265 #define  HDCP_FUSE_IN_PROGRESS          BIT(7)
9266 #define  HDCP_FUSE_ERROR                BIT(6)
9267 #define  HDCP_FUSE_DONE                 BIT(5)
9268 #define  HDCP_KEY_LOAD_STATUS           BIT(1)
9269 #define  HDCP_KEY_LOAD_DONE             BIT(0)
9270 #define HDCP_AKSV_LO                    _MMIO(0x66c10)
9271 #define HDCP_AKSV_HI                    _MMIO(0x66c14)
9272 
9273 /* HDCP Repeater Registers */
9274 #define HDCP_REP_CTL                    _MMIO(0x66d00)
9275 #define  HDCP_DDIB_REP_PRESENT          BIT(30)
9276 #define  HDCP_DDIA_REP_PRESENT          BIT(29)
9277 #define  HDCP_DDIC_REP_PRESENT          BIT(28)
9278 #define  HDCP_DDID_REP_PRESENT          BIT(27)
9279 #define  HDCP_DDIF_REP_PRESENT          BIT(26)
9280 #define  HDCP_DDIE_REP_PRESENT          BIT(25)
9281 #define  HDCP_DDIB_SHA1_M0              (1 << 20)
9282 #define  HDCP_DDIA_SHA1_M0              (2 << 20)
9283 #define  HDCP_DDIC_SHA1_M0              (3 << 20)
9284 #define  HDCP_DDID_SHA1_M0              (4 << 20)
9285 #define  HDCP_DDIF_SHA1_M0              (5 << 20)
9286 #define  HDCP_DDIE_SHA1_M0              (6 << 20) /* Bspec says 5? */
9287 #define  HDCP_SHA1_BUSY                 BIT(16)
9288 #define  HDCP_SHA1_READY                BIT(17)
9289 #define  HDCP_SHA1_COMPLETE             BIT(18)
9290 #define  HDCP_SHA1_V_MATCH              BIT(19)
9291 #define  HDCP_SHA1_TEXT_32              (1 << 1)
9292 #define  HDCP_SHA1_COMPLETE_HASH        (2 << 1)
9293 #define  HDCP_SHA1_TEXT_24              (4 << 1)
9294 #define  HDCP_SHA1_TEXT_16              (5 << 1)
9295 #define  HDCP_SHA1_TEXT_8               (6 << 1)
9296 #define  HDCP_SHA1_TEXT_0               (7 << 1)
9297 #define HDCP_SHA_V_PRIME_H0             _MMIO(0x66d04)
9298 #define HDCP_SHA_V_PRIME_H1             _MMIO(0x66d08)
9299 #define HDCP_SHA_V_PRIME_H2             _MMIO(0x66d0C)
9300 #define HDCP_SHA_V_PRIME_H3             _MMIO(0x66d10)
9301 #define HDCP_SHA_V_PRIME_H4             _MMIO(0x66d14)
9302 #define HDCP_SHA_V_PRIME(h)             _MMIO((0x66d04 + (h) * 4))
9303 #define HDCP_SHA_TEXT                   _MMIO(0x66d18)
9304 
9305 /* HDCP Auth Registers */
9306 #define _PORTA_HDCP_AUTHENC             0x66800
9307 #define _PORTB_HDCP_AUTHENC             0x66500
9308 #define _PORTC_HDCP_AUTHENC             0x66600
9309 #define _PORTD_HDCP_AUTHENC             0x66700
9310 #define _PORTE_HDCP_AUTHENC             0x66A00
9311 #define _PORTF_HDCP_AUTHENC             0x66900
9312 #define _PORT_HDCP_AUTHENC(port, x)     _MMIO(_PICK(port, \
9313                                           _PORTA_HDCP_AUTHENC, \
9314                                           _PORTB_HDCP_AUTHENC, \
9315                                           _PORTC_HDCP_AUTHENC, \
9316                                           _PORTD_HDCP_AUTHENC, \
9317                                           _PORTE_HDCP_AUTHENC, \
9318                                           _PORTF_HDCP_AUTHENC) + (x))
9319 #define PORT_HDCP_CONF(port)            _PORT_HDCP_AUTHENC(port, 0x0)
9320 #define  HDCP_CONF_CAPTURE_AN           BIT(0)
9321 #define  HDCP_CONF_AUTH_AND_ENC         (BIT(1) | BIT(0))
9322 #define PORT_HDCP_ANINIT(port)          _PORT_HDCP_AUTHENC(port, 0x4)
9323 #define PORT_HDCP_ANLO(port)            _PORT_HDCP_AUTHENC(port, 0x8)
9324 #define PORT_HDCP_ANHI(port)            _PORT_HDCP_AUTHENC(port, 0xC)
9325 #define PORT_HDCP_BKSVLO(port)          _PORT_HDCP_AUTHENC(port, 0x10)
9326 #define PORT_HDCP_BKSVHI(port)          _PORT_HDCP_AUTHENC(port, 0x14)
9327 #define PORT_HDCP_RPRIME(port)          _PORT_HDCP_AUTHENC(port, 0x18)
9328 #define PORT_HDCP_STATUS(port)          _PORT_HDCP_AUTHENC(port, 0x1C)
9329 #define  HDCP_STATUS_STREAM_A_ENC       BIT(31)
9330 #define  HDCP_STATUS_STREAM_B_ENC       BIT(30)
9331 #define  HDCP_STATUS_STREAM_C_ENC       BIT(29)
9332 #define  HDCP_STATUS_STREAM_D_ENC       BIT(28)
9333 #define  HDCP_STATUS_AUTH               BIT(21)
9334 #define  HDCP_STATUS_ENC                BIT(20)
9335 #define  HDCP_STATUS_RI_MATCH           BIT(19)
9336 #define  HDCP_STATUS_R0_READY           BIT(18)
9337 #define  HDCP_STATUS_AN_READY           BIT(17)
9338 #define  HDCP_STATUS_CIPHER             BIT(16)
9339 #define  HDCP_STATUS_FRAME_CNT(x)       (((x) >> 8) & 0xff)
9340 
9341 /* HDCP2.2 Registers */
9342 #define _PORTA_HDCP2_BASE               0x66800
9343 #define _PORTB_HDCP2_BASE               0x66500
9344 #define _PORTC_HDCP2_BASE               0x66600
9345 #define _PORTD_HDCP2_BASE               0x66700
9346 #define _PORTE_HDCP2_BASE               0x66A00
9347 #define _PORTF_HDCP2_BASE               0x66900
9348 #define _PORT_HDCP2_BASE(port, x)       _MMIO(_PICK((port), \
9349                                           _PORTA_HDCP2_BASE, \
9350                                           _PORTB_HDCP2_BASE, \
9351                                           _PORTC_HDCP2_BASE, \
9352                                           _PORTD_HDCP2_BASE, \
9353                                           _PORTE_HDCP2_BASE, \
9354                                           _PORTF_HDCP2_BASE) + (x))
9355 
9356 #define HDCP2_AUTH_DDI(port)            _PORT_HDCP2_BASE(port, 0x98)
9357 #define   AUTH_LINK_AUTHENTICATED       BIT(31)
9358 #define   AUTH_LINK_TYPE                BIT(30)
9359 #define   AUTH_FORCE_CLR_INPUTCTR       BIT(19)
9360 #define   AUTH_CLR_KEYS                 BIT(18)
9361 
9362 #define HDCP2_CTL_DDI(port)             _PORT_HDCP2_BASE(port, 0xB0)
9363 #define   CTL_LINK_ENCRYPTION_REQ       BIT(31)
9364 
9365 #define HDCP2_STATUS_DDI(port)          _PORT_HDCP2_BASE(port, 0xB4)
9366 #define   STREAM_ENCRYPTION_STATUS_A    BIT(31)
9367 #define   STREAM_ENCRYPTION_STATUS_B    BIT(30)
9368 #define   STREAM_ENCRYPTION_STATUS_C    BIT(29)
9369 #define   LINK_TYPE_STATUS              BIT(22)
9370 #define   LINK_AUTH_STATUS              BIT(21)
9371 #define   LINK_ENCRYPTION_STATUS        BIT(20)
9372 
9373 /* Per-pipe DDI Function Control */
9374 #define _TRANS_DDI_FUNC_CTL_A           0x60400
9375 #define _TRANS_DDI_FUNC_CTL_B           0x61400
9376 #define _TRANS_DDI_FUNC_CTL_C           0x62400
9377 #define _TRANS_DDI_FUNC_CTL_D           0x63400
9378 #define _TRANS_DDI_FUNC_CTL_EDP         0x6F400
9379 #define _TRANS_DDI_FUNC_CTL_DSI0        0x6b400
9380 #define _TRANS_DDI_FUNC_CTL_DSI1        0x6bc00
9381 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
9382 
9383 #define  TRANS_DDI_FUNC_ENABLE          (1 << 31)
9384 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
9385 #define  TRANS_DDI_PORT_SHIFT           28
9386 #define  TGL_TRANS_DDI_PORT_SHIFT       27
9387 #define  TRANS_DDI_PORT_MASK            (7 << TRANS_DDI_PORT_SHIFT)
9388 #define  TGL_TRANS_DDI_PORT_MASK        (0xf << TGL_TRANS_DDI_PORT_SHIFT)
9389 #define  TRANS_DDI_SELECT_PORT(x)       ((x) << TRANS_DDI_PORT_SHIFT)
9390 #define  TGL_TRANS_DDI_SELECT_PORT(x)   (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
9391 #define  TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val)     (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
9392 #define  TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
9393 #define  TRANS_DDI_MODE_SELECT_MASK     (7 << 24)
9394 #define  TRANS_DDI_MODE_SELECT_HDMI     (0 << 24)
9395 #define  TRANS_DDI_MODE_SELECT_DVI      (1 << 24)
9396 #define  TRANS_DDI_MODE_SELECT_DP_SST   (2 << 24)
9397 #define  TRANS_DDI_MODE_SELECT_DP_MST   (3 << 24)
9398 #define  TRANS_DDI_MODE_SELECT_FDI      (4 << 24)
9399 #define  TRANS_DDI_BPC_MASK             (7 << 20)
9400 #define  TRANS_DDI_BPC_8                (0 << 20)
9401 #define  TRANS_DDI_BPC_10               (1 << 20)
9402 #define  TRANS_DDI_BPC_6                (2 << 20)
9403 #define  TRANS_DDI_BPC_12               (3 << 20)
9404 #define  TRANS_DDI_PVSYNC               (1 << 17)
9405 #define  TRANS_DDI_PHSYNC               (1 << 16)
9406 #define  TRANS_DDI_EDP_INPUT_MASK       (7 << 12)
9407 #define  TRANS_DDI_EDP_INPUT_A_ON       (0 << 12)
9408 #define  TRANS_DDI_EDP_INPUT_A_ONOFF    (4 << 12)
9409 #define  TRANS_DDI_EDP_INPUT_B_ONOFF    (5 << 12)
9410 #define  TRANS_DDI_EDP_INPUT_C_ONOFF    (6 << 12)
9411 #define  TRANS_DDI_HDCP_SIGNALLING      (1 << 9)
9412 #define  TRANS_DDI_DP_VC_PAYLOAD_ALLOC  (1 << 8)
9413 #define  TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9414 #define  TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9415 #define  TRANS_DDI_BFI_ENABLE           (1 << 4)
9416 #define  TRANS_DDI_HIGH_TMDS_CHAR_RATE  (1 << 4)
9417 #define  TRANS_DDI_HDMI_SCRAMBLING      (1 << 0)
9418 #define  TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9419                                         | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9420                                         | TRANS_DDI_HDMI_SCRAMBLING)
9421 
9422 #define _TRANS_DDI_FUNC_CTL2_A          0x60404
9423 #define _TRANS_DDI_FUNC_CTL2_B          0x61404
9424 #define _TRANS_DDI_FUNC_CTL2_C          0x62404
9425 #define _TRANS_DDI_FUNC_CTL2_EDP        0x6f404
9426 #define _TRANS_DDI_FUNC_CTL2_DSI0       0x6b404
9427 #define _TRANS_DDI_FUNC_CTL2_DSI1       0x6bc04
9428 #define TRANS_DDI_FUNC_CTL2(tran)       _MMIO_TRANS2(tran, \
9429                                                      _TRANS_DDI_FUNC_CTL2_A)
9430 #define  PORT_SYNC_MODE_ENABLE                  (1 << 4)
9431 #define  PORT_SYNC_MODE_MASTER_SELECT(x)        ((x) << 0)
9432 #define  PORT_SYNC_MODE_MASTER_SELECT_MASK      (0x7 << 0)
9433 #define  PORT_SYNC_MODE_MASTER_SELECT_SHIFT     0
9434 
9435 /* DisplayPort Transport Control */
9436 #define _DP_TP_CTL_A                    0x64040
9437 #define _DP_TP_CTL_B                    0x64140
9438 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
9439 #define  DP_TP_CTL_ENABLE                       (1 << 31)
9440 #define  DP_TP_CTL_FEC_ENABLE                   (1 << 30)
9441 #define  DP_TP_CTL_MODE_SST                     (0 << 27)
9442 #define  DP_TP_CTL_MODE_MST                     (1 << 27)
9443 #define  DP_TP_CTL_FORCE_ACT                    (1 << 25)
9444 #define  DP_TP_CTL_ENHANCED_FRAME_ENABLE        (1 << 18)
9445 #define  DP_TP_CTL_FDI_AUTOTRAIN                (1 << 15)
9446 #define  DP_TP_CTL_LINK_TRAIN_MASK              (7 << 8)
9447 #define  DP_TP_CTL_LINK_TRAIN_PAT1              (0 << 8)
9448 #define  DP_TP_CTL_LINK_TRAIN_PAT2              (1 << 8)
9449 #define  DP_TP_CTL_LINK_TRAIN_PAT3              (4 << 8)
9450 #define  DP_TP_CTL_LINK_TRAIN_PAT4              (5 << 8)
9451 #define  DP_TP_CTL_LINK_TRAIN_IDLE              (2 << 8)
9452 #define  DP_TP_CTL_LINK_TRAIN_NORMAL            (3 << 8)
9453 #define  DP_TP_CTL_SCRAMBLE_DISABLE             (1 << 7)
9454 
9455 /* DisplayPort Transport Status */
9456 #define _DP_TP_STATUS_A                 0x64044
9457 #define _DP_TP_STATUS_B                 0x64144
9458 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
9459 #define  DP_TP_STATUS_FEC_ENABLE_LIVE           (1 << 28)
9460 #define  DP_TP_STATUS_IDLE_DONE                 (1 << 25)
9461 #define  DP_TP_STATUS_ACT_SENT                  (1 << 24)
9462 #define  DP_TP_STATUS_MODE_STATUS_MST           (1 << 23)
9463 #define  DP_TP_STATUS_AUTOTRAIN_DONE            (1 << 12)
9464 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC2       (3 << 8)
9465 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC1       (3 << 4)
9466 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC0       (3 << 0)
9467 
9468 /* DDI Buffer Control */
9469 #define _DDI_BUF_CTL_A                          0x64000
9470 #define _DDI_BUF_CTL_B                          0x64100
9471 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
9472 #define  DDI_BUF_CTL_ENABLE                     (1 << 31)
9473 #define  DDI_BUF_TRANS_SELECT(n)        ((n) << 24)
9474 #define  DDI_BUF_EMP_MASK                       (0xf << 24)
9475 #define  DDI_BUF_PORT_REVERSAL                  (1 << 16)
9476 #define  DDI_BUF_IS_IDLE                        (1 << 7)
9477 #define  DDI_A_4_LANES                          (1 << 4)
9478 #define  DDI_PORT_WIDTH(width)                  (((width) - 1) << 1)
9479 #define  DDI_PORT_WIDTH_MASK                    (7 << 1)
9480 #define  DDI_PORT_WIDTH_SHIFT                   1
9481 #define  DDI_INIT_DISPLAY_DETECTED              (1 << 0)
9482 
9483 /* DDI Buffer Translations */
9484 #define _DDI_BUF_TRANS_A                0x64E00
9485 #define _DDI_BUF_TRANS_B                0x64E60
9486 #define DDI_BUF_TRANS_LO(port, i)       _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
9487 #define  DDI_BUF_BALANCE_LEG_ENABLE     (1 << 31)
9488 #define DDI_BUF_TRANS_HI(port, i)       _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
9489 
9490 /* Sideband Interface (SBI) is programmed indirectly, via
9491  * SBI_ADDR, which contains the register offset; and SBI_DATA,
9492  * which contains the payload */
9493 #define SBI_ADDR                        _MMIO(0xC6000)
9494 #define SBI_DATA                        _MMIO(0xC6004)
9495 #define SBI_CTL_STAT                    _MMIO(0xC6008)
9496 #define  SBI_CTL_DEST_ICLK              (0x0 << 16)
9497 #define  SBI_CTL_DEST_MPHY              (0x1 << 16)
9498 #define  SBI_CTL_OP_IORD                (0x2 << 8)
9499 #define  SBI_CTL_OP_IOWR                (0x3 << 8)
9500 #define  SBI_CTL_OP_CRRD                (0x6 << 8)
9501 #define  SBI_CTL_OP_CRWR                (0x7 << 8)
9502 #define  SBI_RESPONSE_FAIL              (0x1 << 1)
9503 #define  SBI_RESPONSE_SUCCESS           (0x0 << 1)
9504 #define  SBI_BUSY                       (0x1 << 0)
9505 #define  SBI_READY                      (0x0 << 0)
9506 
9507 /* SBI offsets */
9508 #define  SBI_SSCDIVINTPHASE                     0x0200
9509 #define  SBI_SSCDIVINTPHASE6                    0x0600
9510 #define   SBI_SSCDIVINTPHASE_DIVSEL_SHIFT       1
9511 #define   SBI_SSCDIVINTPHASE_DIVSEL_MASK        (0x7f << 1)
9512 #define   SBI_SSCDIVINTPHASE_DIVSEL(x)          ((x) << 1)
9513 #define   SBI_SSCDIVINTPHASE_INCVAL_SHIFT       8
9514 #define   SBI_SSCDIVINTPHASE_INCVAL_MASK        (0x7f << 8)
9515 #define   SBI_SSCDIVINTPHASE_INCVAL(x)          ((x) << 8)
9516 #define   SBI_SSCDIVINTPHASE_DIR(x)             ((x) << 15)
9517 #define   SBI_SSCDIVINTPHASE_PROPAGATE          (1 << 0)
9518 #define  SBI_SSCDITHPHASE                       0x0204
9519 #define  SBI_SSCCTL                             0x020c
9520 #define  SBI_SSCCTL6                            0x060C
9521 #define   SBI_SSCCTL_PATHALT                    (1 << 3)
9522 #define   SBI_SSCCTL_DISABLE                    (1 << 0)
9523 #define  SBI_SSCAUXDIV6                         0x0610
9524 #define   SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT      4
9525 #define   SBI_SSCAUXDIV_FINALDIV2SEL_MASK       (1 << 4)
9526 #define   SBI_SSCAUXDIV_FINALDIV2SEL(x)         ((x) << 4)
9527 #define  SBI_DBUFF0                             0x2a00
9528 #define  SBI_GEN0                               0x1f00
9529 #define   SBI_GEN0_CFG_BUFFENABLE_DISABLE       (1 << 0)
9530 
9531 /* LPT PIXCLK_GATE */
9532 #define PIXCLK_GATE                     _MMIO(0xC6020)
9533 #define  PIXCLK_GATE_UNGATE             (1 << 0)
9534 #define  PIXCLK_GATE_GATE               (0 << 0)
9535 
9536 /* SPLL */
9537 #define SPLL_CTL                        _MMIO(0x46020)
9538 #define  SPLL_PLL_ENABLE                (1 << 31)
9539 #define  SPLL_REF_BCLK                  (0 << 28)
9540 #define  SPLL_REF_MUXED_SSC             (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9541 #define  SPLL_REF_NON_SSC_HSW           (2 << 28)
9542 #define  SPLL_REF_PCH_SSC_BDW           (2 << 28)
9543 #define  SPLL_REF_LCPLL                 (3 << 28)
9544 #define  SPLL_REF_MASK                  (3 << 28)
9545 #define  SPLL_FREQ_810MHz               (0 << 26)
9546 #define  SPLL_FREQ_1350MHz              (1 << 26)
9547 #define  SPLL_FREQ_2700MHz              (2 << 26)
9548 #define  SPLL_FREQ_MASK                 (3 << 26)
9549 
9550 /* WRPLL */
9551 #define _WRPLL_CTL1                     0x46040
9552 #define _WRPLL_CTL2                     0x46060
9553 #define WRPLL_CTL(pll)                  _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
9554 #define  WRPLL_PLL_ENABLE               (1 << 31)
9555 #define  WRPLL_REF_BCLK                 (0 << 28)
9556 #define  WRPLL_REF_PCH_SSC              (1 << 28)
9557 #define  WRPLL_REF_MUXED_SSC_BDW        (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9558 #define  WRPLL_REF_SPECIAL_HSW          (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9559 #define  WRPLL_REF_LCPLL                (3 << 28)
9560 #define  WRPLL_REF_MASK                 (3 << 28)
9561 /* WRPLL divider programming */
9562 #define  WRPLL_DIVIDER_REFERENCE(x)     ((x) << 0)
9563 #define  WRPLL_DIVIDER_REF_MASK         (0xff)
9564 #define  WRPLL_DIVIDER_POST(x)          ((x) << 8)
9565 #define  WRPLL_DIVIDER_POST_MASK        (0x3f << 8)
9566 #define  WRPLL_DIVIDER_POST_SHIFT       8
9567 #define  WRPLL_DIVIDER_FEEDBACK(x)      ((x) << 16)
9568 #define  WRPLL_DIVIDER_FB_SHIFT         16
9569 #define  WRPLL_DIVIDER_FB_MASK          (0xff << 16)
9570 
9571 /* Port clock selection */
9572 #define _PORT_CLK_SEL_A                 0x46100
9573 #define _PORT_CLK_SEL_B                 0x46104
9574 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
9575 #define  PORT_CLK_SEL_LCPLL_2700        (0 << 29)
9576 #define  PORT_CLK_SEL_LCPLL_1350        (1 << 29)
9577 #define  PORT_CLK_SEL_LCPLL_810         (2 << 29)
9578 #define  PORT_CLK_SEL_SPLL              (3 << 29)
9579 #define  PORT_CLK_SEL_WRPLL(pll)        (((pll) + 4) << 29)
9580 #define  PORT_CLK_SEL_WRPLL1            (4 << 29)
9581 #define  PORT_CLK_SEL_WRPLL2            (5 << 29)
9582 #define  PORT_CLK_SEL_NONE              (7 << 29)
9583 #define  PORT_CLK_SEL_MASK              (7 << 29)
9584 
9585 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9586 #define DDI_CLK_SEL(port)               PORT_CLK_SEL(port)
9587 #define  DDI_CLK_SEL_NONE               (0x0 << 28)
9588 #define  DDI_CLK_SEL_MG                 (0x8 << 28)
9589 #define  DDI_CLK_SEL_TBT_162            (0xC << 28)
9590 #define  DDI_CLK_SEL_TBT_270            (0xD << 28)
9591 #define  DDI_CLK_SEL_TBT_540            (0xE << 28)
9592 #define  DDI_CLK_SEL_TBT_810            (0xF << 28)
9593 #define  DDI_CLK_SEL_MASK               (0xF << 28)
9594 
9595 /* Transcoder clock selection */
9596 #define _TRANS_CLK_SEL_A                0x46140
9597 #define _TRANS_CLK_SEL_B                0x46144
9598 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
9599 /* For each transcoder, we need to select the corresponding port clock */
9600 #define  TRANS_CLK_SEL_DISABLED         (0x0 << 29)
9601 #define  TRANS_CLK_SEL_PORT(x)          (((x) + 1) << 29)
9602 #define  TGL_TRANS_CLK_SEL_DISABLED     (0x0 << 28)
9603 #define  TGL_TRANS_CLK_SEL_PORT(x)      (((x) + 1) << 28)
9604 
9605 
9606 #define CDCLK_FREQ                      _MMIO(0x46200)
9607 
9608 #define _TRANSA_MSA_MISC                0x60410
9609 #define _TRANSB_MSA_MISC                0x61410
9610 #define _TRANSC_MSA_MISC                0x62410
9611 #define _TRANS_EDP_MSA_MISC             0x6f410
9612 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
9613 
9614 #define  TRANS_MSA_SYNC_CLK             (1 << 0)
9615 #define  TRANS_MSA_SAMPLING_444         (2 << 1)
9616 #define  TRANS_MSA_CLRSP_YCBCR          (2 << 3)
9617 #define  TRANS_MSA_6_BPC                (0 << 5)
9618 #define  TRANS_MSA_8_BPC                (1 << 5)
9619 #define  TRANS_MSA_10_BPC               (2 << 5)
9620 #define  TRANS_MSA_12_BPC               (3 << 5)
9621 #define  TRANS_MSA_16_BPC               (4 << 5)
9622 #define  TRANS_MSA_CEA_RANGE            (1 << 3)
9623 #define  TRANS_MSA_USE_VSC_SDP          (1 << 14)
9624 
9625 /* LCPLL Control */
9626 #define LCPLL_CTL                       _MMIO(0x130040)
9627 #define  LCPLL_PLL_DISABLE              (1 << 31)
9628 #define  LCPLL_PLL_LOCK                 (1 << 30)
9629 #define  LCPLL_REF_NON_SSC              (0 << 28)
9630 #define  LCPLL_REF_BCLK                 (2 << 28)
9631 #define  LCPLL_REF_PCH_SSC              (3 << 28)
9632 #define  LCPLL_REF_MASK                 (3 << 28)
9633 #define  LCPLL_CLK_FREQ_MASK            (3 << 26)
9634 #define  LCPLL_CLK_FREQ_450             (0 << 26)
9635 #define  LCPLL_CLK_FREQ_54O_BDW         (1 << 26)
9636 #define  LCPLL_CLK_FREQ_337_5_BDW       (2 << 26)
9637 #define  LCPLL_CLK_FREQ_675_BDW         (3 << 26)
9638 #define  LCPLL_CD_CLOCK_DISABLE         (1 << 25)
9639 #define  LCPLL_ROOT_CD_CLOCK_DISABLE    (1 << 24)
9640 #define  LCPLL_CD2X_CLOCK_DISABLE       (1 << 23)
9641 #define  LCPLL_POWER_DOWN_ALLOW         (1 << 22)
9642 #define  LCPLL_CD_SOURCE_FCLK           (1 << 21)
9643 #define  LCPLL_CD_SOURCE_FCLK_DONE      (1 << 19)
9644 
9645 /*
9646  * SKL Clocks
9647  */
9648 
9649 /* CDCLK_CTL */
9650 #define CDCLK_CTL                       _MMIO(0x46000)
9651 #define  CDCLK_FREQ_SEL_MASK            (3 << 26)
9652 #define  CDCLK_FREQ_450_432             (0 << 26)
9653 #define  CDCLK_FREQ_540                 (1 << 26)
9654 #define  CDCLK_FREQ_337_308             (2 << 26)
9655 #define  CDCLK_FREQ_675_617             (3 << 26)
9656 #define  BXT_CDCLK_CD2X_DIV_SEL_MASK    (3 << 22)
9657 #define  BXT_CDCLK_CD2X_DIV_SEL_1       (0 << 22)
9658 #define  BXT_CDCLK_CD2X_DIV_SEL_1_5     (1 << 22)
9659 #define  BXT_CDCLK_CD2X_DIV_SEL_2       (2 << 22)
9660 #define  BXT_CDCLK_CD2X_DIV_SEL_4       (3 << 22)
9661 #define  BXT_CDCLK_CD2X_PIPE(pipe)      ((pipe) << 20)
9662 #define  CDCLK_DIVMUX_CD_OVERRIDE       (1 << 19)
9663 #define  BXT_CDCLK_CD2X_PIPE_NONE       BXT_CDCLK_CD2X_PIPE(3)
9664 #define  ICL_CDCLK_CD2X_PIPE_NONE       (7 << 19)
9665 #define  BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
9666 #define  CDCLK_FREQ_DECIMAL_MASK        (0x7ff)
9667 
9668 /* LCPLL_CTL */
9669 #define LCPLL1_CTL              _MMIO(0x46010)
9670 #define LCPLL2_CTL              _MMIO(0x46014)
9671 #define  LCPLL_PLL_ENABLE       (1 << 31)
9672 
9673 /* DPLL control1 */
9674 #define DPLL_CTRL1              _MMIO(0x6C058)
9675 #define  DPLL_CTRL1_HDMI_MODE(id)               (1 << ((id) * 6 + 5))
9676 #define  DPLL_CTRL1_SSC(id)                     (1 << ((id) * 6 + 4))
9677 #define  DPLL_CTRL1_LINK_RATE_MASK(id)          (7 << ((id) * 6 + 1))
9678 #define  DPLL_CTRL1_LINK_RATE_SHIFT(id)         ((id) * 6 + 1)
9679 #define  DPLL_CTRL1_LINK_RATE(linkrate, id)     ((linkrate) << ((id) * 6 + 1))
9680 #define  DPLL_CTRL1_OVERRIDE(id)                (1 << ((id) * 6))
9681 #define  DPLL_CTRL1_LINK_RATE_2700              0
9682 #define  DPLL_CTRL1_LINK_RATE_1350              1
9683 #define  DPLL_CTRL1_LINK_RATE_810               2
9684 #define  DPLL_CTRL1_LINK_RATE_1620              3
9685 #define  DPLL_CTRL1_LINK_RATE_1080              4
9686 #define  DPLL_CTRL1_LINK_RATE_2160              5
9687 
9688 /* DPLL control2 */
9689 #define DPLL_CTRL2                              _MMIO(0x6C05C)
9690 #define  DPLL_CTRL2_DDI_CLK_OFF(port)           (1 << ((port) + 15))
9691 #define  DPLL_CTRL2_DDI_CLK_SEL_MASK(port)      (3 << ((port) * 3 + 1))
9692 #define  DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port)    ((port) * 3 + 1)
9693 #define  DPLL_CTRL2_DDI_CLK_SEL(clk, port)      ((clk) << ((port) * 3 + 1))
9694 #define  DPLL_CTRL2_DDI_SEL_OVERRIDE(port)     (1 << ((port) * 3))
9695 
9696 /* DPLL Status */
9697 #define DPLL_STATUS     _MMIO(0x6C060)
9698 #define  DPLL_LOCK(id) (1 << ((id) * 8))
9699 
9700 /* DPLL cfg */
9701 #define _DPLL1_CFGCR1   0x6C040
9702 #define _DPLL2_CFGCR1   0x6C048
9703 #define _DPLL3_CFGCR1   0x6C050
9704 #define  DPLL_CFGCR1_FREQ_ENABLE        (1 << 31)
9705 #define  DPLL_CFGCR1_DCO_FRACTION_MASK  (0x7fff << 9)
9706 #define  DPLL_CFGCR1_DCO_FRACTION(x)    ((x) << 9)
9707 #define  DPLL_CFGCR1_DCO_INTEGER_MASK   (0x1ff)
9708 
9709 #define _DPLL1_CFGCR2   0x6C044
9710 #define _DPLL2_CFGCR2   0x6C04C
9711 #define _DPLL3_CFGCR2   0x6C054
9712 #define  DPLL_CFGCR2_QDIV_RATIO_MASK    (0xff << 8)
9713 #define  DPLL_CFGCR2_QDIV_RATIO(x)      ((x) << 8)
9714 #define  DPLL_CFGCR2_QDIV_MODE(x)       ((x) << 7)
9715 #define  DPLL_CFGCR2_KDIV_MASK          (3 << 5)
9716 #define  DPLL_CFGCR2_KDIV(x)            ((x) << 5)
9717 #define  DPLL_CFGCR2_KDIV_5 (0 << 5)
9718 #define  DPLL_CFGCR2_KDIV_2 (1 << 5)
9719 #define  DPLL_CFGCR2_KDIV_3 (2 << 5)
9720 #define  DPLL_CFGCR2_KDIV_1 (3 << 5)
9721 #define  DPLL_CFGCR2_PDIV_MASK          (7 << 2)
9722 #define  DPLL_CFGCR2_PDIV(x)            ((x) << 2)
9723 #define  DPLL_CFGCR2_PDIV_1 (0 << 2)
9724 #define  DPLL_CFGCR2_PDIV_2 (1 << 2)
9725 #define  DPLL_CFGCR2_PDIV_3 (2 << 2)
9726 #define  DPLL_CFGCR2_PDIV_7 (4 << 2)
9727 #define  DPLL_CFGCR2_CENTRAL_FREQ_MASK  (3)
9728 
9729 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
9730 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
9731 
9732 /*
9733  * CNL Clocks
9734  */
9735 #define DPCLKA_CFGCR0                           _MMIO(0x6C200)
9736 #define  DPCLKA_CFGCR0_DDI_CLK_OFF(port)        (1 << ((port) ==  PORT_F ? 23 : \
9737                                                       (port) + 10))
9738 #define  DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)  ((port) == PORT_F ? 21 : \
9739                                                 (port) * 2)
9740 #define  DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port)   (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9741 #define  DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port)   ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9742 
9743 #define ICL_DPCLKA_CFGCR0                       _MMIO(0x164280)
9744 #define  ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)     (1 << _PICK(phy, 10, 11, 24))
9745 #define  ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port)  (1 << ((tc_port) < PORT_TC4 ? \
9746                                                        (tc_port) + 12 : \
9747                                                        (tc_port) - PORT_TC4 + 21))
9748 #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)       ((phy) * 2)
9749 #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy)        (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9750 #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy)        ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9751 
9752 /* CNL PLL */
9753 #define DPLL0_ENABLE            0x46010
9754 #define DPLL1_ENABLE            0x46014
9755 #define  PLL_ENABLE             (1 << 31)
9756 #define  PLL_LOCK               (1 << 30)
9757 #define  PLL_POWER_ENABLE       (1 << 27)
9758 #define  PLL_POWER_STATE        (1 << 26)
9759 #define CNL_DPLL_ENABLE(pll)    _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9760 
9761 #define TBT_PLL_ENABLE          _MMIO(0x46020)
9762 
9763 #define _MG_PLL1_ENABLE         0x46030
9764 #define _MG_PLL2_ENABLE         0x46034
9765 #define _MG_PLL3_ENABLE         0x46038
9766 #define _MG_PLL4_ENABLE         0x4603C
9767 /* Bits are the same as DPLL0_ENABLE */
9768 #define MG_PLL_ENABLE(tc_port)  _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
9769                                            _MG_PLL2_ENABLE)
9770 
9771 #define _MG_REFCLKIN_CTL_PORT1                          0x16892C
9772 #define _MG_REFCLKIN_CTL_PORT2                          0x16992C
9773 #define _MG_REFCLKIN_CTL_PORT3                          0x16A92C
9774 #define _MG_REFCLKIN_CTL_PORT4                          0x16B92C
9775 #define   MG_REFCLKIN_CTL_OD_2_MUX(x)                   ((x) << 8)
9776 #define   MG_REFCLKIN_CTL_OD_2_MUX_MASK                 (0x7 << 8)
9777 #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9778                                             _MG_REFCLKIN_CTL_PORT1, \
9779                                             _MG_REFCLKIN_CTL_PORT2)
9780 
9781 #define _MG_CLKTOP2_CORECLKCTL1_PORT1                   0x1688D8
9782 #define _MG_CLKTOP2_CORECLKCTL1_PORT2                   0x1698D8
9783 #define _MG_CLKTOP2_CORECLKCTL1_PORT3                   0x16A8D8
9784 #define _MG_CLKTOP2_CORECLKCTL1_PORT4                   0x16B8D8
9785 #define   MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x)          ((x) << 16)
9786 #define   MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK        (0xff << 16)
9787 #define   MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x)          ((x) << 8)
9788 #define   MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK        (0xff << 8)
9789 #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9790                                                    _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9791                                                    _MG_CLKTOP2_CORECLKCTL1_PORT2)
9792 
9793 #define _MG_CLKTOP2_HSCLKCTL_PORT1                      0x1688D4
9794 #define _MG_CLKTOP2_HSCLKCTL_PORT2                      0x1698D4
9795 #define _MG_CLKTOP2_HSCLKCTL_PORT3                      0x16A8D4
9796 #define _MG_CLKTOP2_HSCLKCTL_PORT4                      0x16B8D4
9797 #define   MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x)          ((x) << 16)
9798 #define   MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK        (0x1 << 16)
9799 #define   MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x)        ((x) << 14)
9800 #define   MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK      (0x3 << 14)
9801 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK          (0x3 << 12)
9802 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2             (0 << 12)
9803 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3             (1 << 12)
9804 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5             (2 << 12)
9805 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7             (3 << 12)
9806 #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x)            ((x) << 8)
9807 #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT         8
9808 #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK          (0xf << 8)
9809 #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9810                                                 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9811                                                 _MG_CLKTOP2_HSCLKCTL_PORT2)
9812 
9813 #define _MG_PLL_DIV0_PORT1                              0x168A00
9814 #define _MG_PLL_DIV0_PORT2                              0x169A00
9815 #define _MG_PLL_DIV0_PORT3                              0x16AA00
9816 #define _MG_PLL_DIV0_PORT4                              0x16BA00
9817 #define   MG_PLL_DIV0_FRACNEN_H                         (1 << 30)
9818 #define   MG_PLL_DIV0_FBDIV_FRAC_MASK                   (0x3fffff << 8)
9819 #define   MG_PLL_DIV0_FBDIV_FRAC_SHIFT                  8
9820 #define   MG_PLL_DIV0_FBDIV_FRAC(x)                     ((x) << 8)
9821 #define   MG_PLL_DIV0_FBDIV_INT_MASK                    (0xff << 0)
9822 #define   MG_PLL_DIV0_FBDIV_INT(x)                      ((x) << 0)
9823 #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9824                                         _MG_PLL_DIV0_PORT2)
9825 
9826 #define _MG_PLL_DIV1_PORT1                              0x168A04
9827 #define _MG_PLL_DIV1_PORT2                              0x169A04
9828 #define _MG_PLL_DIV1_PORT3                              0x16AA04
9829 #define _MG_PLL_DIV1_PORT4                              0x16BA04
9830 #define   MG_PLL_DIV1_IREF_NDIVRATIO(x)                 ((x) << 16)
9831 #define   MG_PLL_DIV1_DITHER_DIV_1                      (0 << 12)
9832 #define   MG_PLL_DIV1_DITHER_DIV_2                      (1 << 12)
9833 #define   MG_PLL_DIV1_DITHER_DIV_4                      (2 << 12)
9834 #define   MG_PLL_DIV1_DITHER_DIV_8                      (3 << 12)
9835 #define   MG_PLL_DIV1_NDIVRATIO(x)                      ((x) << 4)
9836 #define   MG_PLL_DIV1_FBPREDIV_MASK                     (0xf << 0)
9837 #define   MG_PLL_DIV1_FBPREDIV(x)                       ((x) << 0)
9838 #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9839                                         _MG_PLL_DIV1_PORT2)
9840 
9841 #define _MG_PLL_LF_PORT1                                0x168A08
9842 #define _MG_PLL_LF_PORT2                                0x169A08
9843 #define _MG_PLL_LF_PORT3                                0x16AA08
9844 #define _MG_PLL_LF_PORT4                                0x16BA08
9845 #define   MG_PLL_LF_TDCTARGETCNT(x)                     ((x) << 24)
9846 #define   MG_PLL_LF_AFCCNTSEL_256                       (0 << 20)
9847 #define   MG_PLL_LF_AFCCNTSEL_512                       (1 << 20)
9848 #define   MG_PLL_LF_GAINCTRL(x)                         ((x) << 16)
9849 #define   MG_PLL_LF_INT_COEFF(x)                        ((x) << 8)
9850 #define   MG_PLL_LF_PROP_COEFF(x)                       ((x) << 0)
9851 #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9852                                       _MG_PLL_LF_PORT2)
9853 
9854 #define _MG_PLL_FRAC_LOCK_PORT1                         0x168A0C
9855 #define _MG_PLL_FRAC_LOCK_PORT2                         0x169A0C
9856 #define _MG_PLL_FRAC_LOCK_PORT3                         0x16AA0C
9857 #define _MG_PLL_FRAC_LOCK_PORT4                         0x16BA0C
9858 #define   MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32             (1 << 18)
9859 #define   MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32            (1 << 16)
9860 #define   MG_PLL_FRAC_LOCK_LOCKTHRESH(x)                ((x) << 11)
9861 #define   MG_PLL_FRAC_LOCK_DCODITHEREN                  (1 << 10)
9862 #define   MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN               (1 << 8)
9863 #define   MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x)              ((x) << 0)
9864 #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9865                                              _MG_PLL_FRAC_LOCK_PORT1, \
9866                                              _MG_PLL_FRAC_LOCK_PORT2)
9867 
9868 #define _MG_PLL_SSC_PORT1                               0x168A10
9869 #define _MG_PLL_SSC_PORT2                               0x169A10
9870 #define _MG_PLL_SSC_PORT3                               0x16AA10
9871 #define _MG_PLL_SSC_PORT4                               0x16BA10
9872 #define   MG_PLL_SSC_EN                                 (1 << 28)
9873 #define   MG_PLL_SSC_TYPE(x)                            ((x) << 26)
9874 #define   MG_PLL_SSC_STEPLENGTH(x)                      ((x) << 16)
9875 #define   MG_PLL_SSC_STEPNUM(x)                         ((x) << 10)
9876 #define   MG_PLL_SSC_FLLEN                              (1 << 9)
9877 #define   MG_PLL_SSC_STEPSIZE(x)                        ((x) << 0)
9878 #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9879                                        _MG_PLL_SSC_PORT2)
9880 
9881 #define _MG_PLL_BIAS_PORT1                              0x168A14
9882 #define _MG_PLL_BIAS_PORT2                              0x169A14
9883 #define _MG_PLL_BIAS_PORT3                              0x16AA14
9884 #define _MG_PLL_BIAS_PORT4                              0x16BA14
9885 #define   MG_PLL_BIAS_BIAS_GB_SEL(x)                    ((x) << 30)
9886 #define   MG_PLL_BIAS_BIAS_GB_SEL_MASK                  (0x3 << 30)
9887 #define   MG_PLL_BIAS_INIT_DCOAMP(x)                    ((x) << 24)
9888 #define   MG_PLL_BIAS_INIT_DCOAMP_MASK                  (0x3f << 24)
9889 #define   MG_PLL_BIAS_BIAS_BONUS(x)                     ((x) << 16)
9890 #define   MG_PLL_BIAS_BIAS_BONUS_MASK                   (0xff << 16)
9891 #define   MG_PLL_BIAS_BIASCAL_EN                        (1 << 15)
9892 #define   MG_PLL_BIAS_CTRIM(x)                          ((x) << 8)
9893 #define   MG_PLL_BIAS_CTRIM_MASK                        (0x1f << 8)
9894 #define   MG_PLL_BIAS_VREF_RDAC(x)                      ((x) << 5)
9895 #define   MG_PLL_BIAS_VREF_RDAC_MASK                    (0x7 << 5)
9896 #define   MG_PLL_BIAS_IREFTRIM(x)                       ((x) << 0)
9897 #define   MG_PLL_BIAS_IREFTRIM_MASK                     (0x1f << 0)
9898 #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9899                                         _MG_PLL_BIAS_PORT2)
9900 
9901 #define _MG_PLL_TDC_COLDST_BIAS_PORT1                   0x168A18
9902 #define _MG_PLL_TDC_COLDST_BIAS_PORT2                   0x169A18
9903 #define _MG_PLL_TDC_COLDST_BIAS_PORT3                   0x16AA18
9904 #define _MG_PLL_TDC_COLDST_BIAS_PORT4                   0x16BA18
9905 #define   MG_PLL_TDC_COLDST_IREFINT_EN                  (1 << 27)
9906 #define   MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x)    ((x) << 17)
9907 #define   MG_PLL_TDC_COLDST_COLDSTART                   (1 << 16)
9908 #define   MG_PLL_TDC_TDCOVCCORR_EN                      (1 << 2)
9909 #define   MG_PLL_TDC_TDCSEL(x)                          ((x) << 0)
9910 #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9911                                                    _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9912                                                    _MG_PLL_TDC_COLDST_BIAS_PORT2)
9913 
9914 #define _CNL_DPLL0_CFGCR0               0x6C000
9915 #define _CNL_DPLL1_CFGCR0               0x6C080
9916 #define  DPLL_CFGCR0_HDMI_MODE          (1 << 30)
9917 #define  DPLL_CFGCR0_SSC_ENABLE         (1 << 29)
9918 #define  DPLL_CFGCR0_SSC_ENABLE_ICL     (1 << 25)
9919 #define  DPLL_CFGCR0_LINK_RATE_MASK     (0xf << 25)
9920 #define  DPLL_CFGCR0_LINK_RATE_2700     (0 << 25)
9921 #define  DPLL_CFGCR0_LINK_RATE_1350     (1 << 25)
9922 #define  DPLL_CFGCR0_LINK_RATE_810      (2 << 25)
9923 #define  DPLL_CFGCR0_LINK_RATE_1620     (3 << 25)
9924 #define  DPLL_CFGCR0_LINK_RATE_1080     (4 << 25)
9925 #define  DPLL_CFGCR0_LINK_RATE_2160     (5 << 25)
9926 #define  DPLL_CFGCR0_LINK_RATE_3240     (6 << 25)
9927 #define  DPLL_CFGCR0_LINK_RATE_4050     (7 << 25)
9928 #define  DPLL_CFGCR0_DCO_FRACTION_MASK  (0x7fff << 10)
9929 #define  DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
9930 #define  DPLL_CFGCR0_DCO_FRACTION(x)    ((x) << 10)
9931 #define  DPLL_CFGCR0_DCO_INTEGER_MASK   (0x3ff)
9932 #define CNL_DPLL_CFGCR0(pll)            _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9933 
9934 #define _CNL_DPLL0_CFGCR1               0x6C004
9935 #define _CNL_DPLL1_CFGCR1               0x6C084
9936 #define  DPLL_CFGCR1_QDIV_RATIO_MASK    (0xff << 10)
9937 #define  DPLL_CFGCR1_QDIV_RATIO_SHIFT   (10)
9938 #define  DPLL_CFGCR1_QDIV_RATIO(x)      ((x) << 10)
9939 #define  DPLL_CFGCR1_QDIV_MODE_SHIFT    (9)
9940 #define  DPLL_CFGCR1_QDIV_MODE(x)       ((x) << 9)
9941 #define  DPLL_CFGCR1_KDIV_MASK          (7 << 6)
9942 #define  DPLL_CFGCR1_KDIV_SHIFT         (6)
9943 #define  DPLL_CFGCR1_KDIV(x)            ((x) << 6)
9944 #define  DPLL_CFGCR1_KDIV_1             (1 << 6)
9945 #define  DPLL_CFGCR1_KDIV_2             (2 << 6)
9946 #define  DPLL_CFGCR1_KDIV_3             (4 << 6)
9947 #define  DPLL_CFGCR1_PDIV_MASK          (0xf << 2)
9948 #define  DPLL_CFGCR1_PDIV_SHIFT         (2)
9949 #define  DPLL_CFGCR1_PDIV(x)            ((x) << 2)
9950 #define  DPLL_CFGCR1_PDIV_2             (1 << 2)
9951 #define  DPLL_CFGCR1_PDIV_3             (2 << 2)
9952 #define  DPLL_CFGCR1_PDIV_5             (4 << 2)
9953 #define  DPLL_CFGCR1_PDIV_7             (8 << 2)
9954 #define  DPLL_CFGCR1_CENTRAL_FREQ       (3 << 0)
9955 #define  DPLL_CFGCR1_CENTRAL_FREQ_8400  (3 << 0)
9956 #define  TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL  (0 << 0)
9957 #define CNL_DPLL_CFGCR1(pll)            _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9958 
9959 #define _ICL_DPLL0_CFGCR0               0x164000
9960 #define _ICL_DPLL1_CFGCR0               0x164080
9961 #define ICL_DPLL_CFGCR0(pll)            _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9962                                                   _ICL_DPLL1_CFGCR0)
9963 
9964 #define _ICL_DPLL0_CFGCR1               0x164004
9965 #define _ICL_DPLL1_CFGCR1               0x164084
9966 #define ICL_DPLL_CFGCR1(pll)            _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9967                                                   _ICL_DPLL1_CFGCR1)
9968 
9969 #define _TGL_DPLL0_CFGCR0               0x164284
9970 #define _TGL_DPLL1_CFGCR0               0x16428C
9971 /* TODO: add DPLL4 */
9972 #define _TGL_TBTPLL_CFGCR0              0x16429C
9973 #define TGL_DPLL_CFGCR0(pll)            _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
9974                                                   _TGL_DPLL1_CFGCR0, \
9975                                                   _TGL_TBTPLL_CFGCR0)
9976 
9977 #define _TGL_DPLL0_CFGCR1               0x164288
9978 #define _TGL_DPLL1_CFGCR1               0x164290
9979 /* TODO: add DPLL4 */
9980 #define _TGL_TBTPLL_CFGCR1              0x1642A0
9981 #define TGL_DPLL_CFGCR1(pll)            _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
9982                                                    _TGL_DPLL1_CFGCR1, \
9983                                                    _TGL_TBTPLL_CFGCR1)
9984 
9985 /* BXT display engine PLL */
9986 #define BXT_DE_PLL_CTL                  _MMIO(0x6d000)
9987 #define   BXT_DE_PLL_RATIO(x)           (x)     /* {60,65,100} * 19.2MHz */
9988 #define   BXT_DE_PLL_RATIO_MASK         0xff
9989 
9990 #define BXT_DE_PLL_ENABLE               _MMIO(0x46070)
9991 #define   BXT_DE_PLL_PLL_ENABLE         (1 << 31)
9992 #define   BXT_DE_PLL_LOCK               (1 << 30)
9993 #define   CNL_CDCLK_PLL_RATIO(x)        (x)
9994 #define   CNL_CDCLK_PLL_RATIO_MASK      0xff
9995 
9996 /* GEN9 DC */
9997 #define DC_STATE_EN                     _MMIO(0x45504)
9998 #define  DC_STATE_DISABLE               0
9999 #define  DC_STATE_EN_UPTO_DC5           (1 << 0)
10000 #define  DC_STATE_EN_DC9                (1 << 3)
10001 #define  DC_STATE_EN_UPTO_DC6           (2 << 0)
10002 #define  DC_STATE_EN_UPTO_DC5_DC6_MASK   0x3
10003 
10004 #define  DC_STATE_DEBUG                  _MMIO(0x45520)
10005 #define  DC_STATE_DEBUG_MASK_CORES      (1 << 0)
10006 #define  DC_STATE_DEBUG_MASK_MEMORY_UP  (1 << 1)
10007 
10008 #define BXT_P_CR_MC_BIOS_REQ_0_0_0      _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
10009 #define  BXT_REQ_DATA_MASK                      0x3F
10010 #define  BXT_DRAM_CHANNEL_ACTIVE_SHIFT          12
10011 #define  BXT_DRAM_CHANNEL_ACTIVE_MASK           (0xF << 12)
10012 #define  BXT_MEMORY_FREQ_MULTIPLIER_HZ          133333333
10013 
10014 #define BXT_D_CR_DRP0_DUNIT8                    0x1000
10015 #define BXT_D_CR_DRP0_DUNIT9                    0x1200
10016 #define  BXT_D_CR_DRP0_DUNIT_START              8
10017 #define  BXT_D_CR_DRP0_DUNIT_END                11
10018 #define BXT_D_CR_DRP0_DUNIT(x)  _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10019                                       _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10020                                                  BXT_D_CR_DRP0_DUNIT9))
10021 #define  BXT_DRAM_RANK_MASK                     0x3
10022 #define  BXT_DRAM_RANK_SINGLE                   0x1
10023 #define  BXT_DRAM_RANK_DUAL                     0x3
10024 #define  BXT_DRAM_WIDTH_MASK                    (0x3 << 4)
10025 #define  BXT_DRAM_WIDTH_SHIFT                   4
10026 #define  BXT_DRAM_WIDTH_X8                      (0x0 << 4)
10027 #define  BXT_DRAM_WIDTH_X16                     (0x1 << 4)
10028 #define  BXT_DRAM_WIDTH_X32                     (0x2 << 4)
10029 #define  BXT_DRAM_WIDTH_X64                     (0x3 << 4)
10030 #define  BXT_DRAM_SIZE_MASK                     (0x7 << 6)
10031 #define  BXT_DRAM_SIZE_SHIFT                    6
10032 #define  BXT_DRAM_SIZE_4GBIT                    (0x0 << 6)
10033 #define  BXT_DRAM_SIZE_6GBIT                    (0x1 << 6)
10034 #define  BXT_DRAM_SIZE_8GBIT                    (0x2 << 6)
10035 #define  BXT_DRAM_SIZE_12GBIT                   (0x3 << 6)
10036 #define  BXT_DRAM_SIZE_16GBIT                   (0x4 << 6)
10037 #define  BXT_DRAM_TYPE_MASK                     (0x7 << 22)
10038 #define  BXT_DRAM_TYPE_SHIFT                    22
10039 #define  BXT_DRAM_TYPE_DDR3                     (0x0 << 22)
10040 #define  BXT_DRAM_TYPE_LPDDR3                   (0x1 << 22)
10041 #define  BXT_DRAM_TYPE_LPDDR4                   (0x2 << 22)
10042 #define  BXT_DRAM_TYPE_DDR4                     (0x4 << 22)
10043 
10044 #define SKL_MEMORY_FREQ_MULTIPLIER_HZ           266666666
10045 #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU       _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
10046 #define  SKL_REQ_DATA_MASK                      (0xF << 0)
10047 
10048 #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10049 #define  SKL_DRAM_DDR_TYPE_MASK                 (0x3 << 0)
10050 #define  SKL_DRAM_DDR_TYPE_DDR4                 (0 << 0)
10051 #define  SKL_DRAM_DDR_TYPE_DDR3                 (1 << 0)
10052 #define  SKL_DRAM_DDR_TYPE_LPDDR3               (2 << 0)
10053 #define  SKL_DRAM_DDR_TYPE_LPDDR4               (3 << 0)
10054 
10055 #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN    _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10056 #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN    _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10057 #define  SKL_DRAM_S_SHIFT                       16
10058 #define  SKL_DRAM_SIZE_MASK                     0x3F
10059 #define  SKL_DRAM_WIDTH_MASK                    (0x3 << 8)
10060 #define  SKL_DRAM_WIDTH_SHIFT                   8
10061 #define  SKL_DRAM_WIDTH_X8                      (0x0 << 8)
10062 #define  SKL_DRAM_WIDTH_X16                     (0x1 << 8)
10063 #define  SKL_DRAM_WIDTH_X32                     (0x2 << 8)
10064 #define  SKL_DRAM_RANK_MASK                     (0x1 << 10)
10065 #define  SKL_DRAM_RANK_SHIFT                    10
10066 #define  SKL_DRAM_RANK_1                        (0x0 << 10)
10067 #define  SKL_DRAM_RANK_2                        (0x1 << 10)
10068 #define  SKL_DRAM_RANK_MASK                     (0x1 << 10)
10069 #define  CNL_DRAM_SIZE_MASK                     0x7F
10070 #define  CNL_DRAM_WIDTH_MASK                    (0x3 << 7)
10071 #define  CNL_DRAM_WIDTH_SHIFT                   7
10072 #define  CNL_DRAM_WIDTH_X8                      (0x0 << 7)
10073 #define  CNL_DRAM_WIDTH_X16                     (0x1 << 7)
10074 #define  CNL_DRAM_WIDTH_X32                     (0x2 << 7)
10075 #define  CNL_DRAM_RANK_MASK                     (0x3 << 9)
10076 #define  CNL_DRAM_RANK_SHIFT                    9
10077 #define  CNL_DRAM_RANK_1                        (0x0 << 9)
10078 #define  CNL_DRAM_RANK_2                        (0x1 << 9)
10079 #define  CNL_DRAM_RANK_3                        (0x2 << 9)
10080 #define  CNL_DRAM_RANK_4                        (0x3 << 9)
10081 
10082 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10083  * since on HSW we can't write to it using I915_WRITE. */
10084 #define D_COMP_HSW                      _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10085 #define D_COMP_BDW                      _MMIO(0x138144)
10086 #define  D_COMP_RCOMP_IN_PROGRESS       (1 << 9)
10087 #define  D_COMP_COMP_FORCE              (1 << 8)
10088 #define  D_COMP_COMP_DISABLE            (1 << 0)
10089 
10090 /* Pipe WM_LINETIME - watermark line time */
10091 #define _PIPE_WM_LINETIME_A             0x45270
10092 #define _PIPE_WM_LINETIME_B             0x45274
10093 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
10094 #define   PIPE_WM_LINETIME_MASK                 (0x1ff)
10095 #define   PIPE_WM_LINETIME_TIME(x)              ((x))
10096 #define   PIPE_WM_LINETIME_IPS_LINETIME_MASK    (0x1ff << 16)
10097 #define   PIPE_WM_LINETIME_IPS_LINETIME(x)      ((x) << 16)
10098 
10099 /* SFUSE_STRAP */
10100 #define SFUSE_STRAP                     _MMIO(0xc2014)
10101 #define  SFUSE_STRAP_FUSE_LOCK          (1 << 13)
10102 #define  SFUSE_STRAP_RAW_FREQUENCY      (1 << 8)
10103 #define  SFUSE_STRAP_DISPLAY_DISABLED   (1 << 7)
10104 #define  SFUSE_STRAP_CRT_DISABLED       (1 << 6)
10105 #define  SFUSE_STRAP_DDIF_DETECTED      (1 << 3)
10106 #define  SFUSE_STRAP_DDIB_DETECTED      (1 << 2)
10107 #define  SFUSE_STRAP_DDIC_DETECTED      (1 << 1)
10108 #define  SFUSE_STRAP_DDID_DETECTED      (1 << 0)
10109 
10110 #define WM_MISC                         _MMIO(0x45260)
10111 #define  WM_MISC_DATA_PARTITION_5_6     (1 << 0)
10112 
10113 #define WM_DBG                          _MMIO(0x45280)
10114 #define  WM_DBG_DISALLOW_MULTIPLE_LP    (1 << 0)
10115 #define  WM_DBG_DISALLOW_MAXFIFO        (1 << 1)
10116 #define  WM_DBG_DISALLOW_SPRITE         (1 << 2)
10117 
10118 /* pipe CSC */
10119 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10120 #define _PIPE_A_CSC_COEFF_BY    0x49014
10121 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10122 #define _PIPE_A_CSC_COEFF_BU    0x4901c
10123 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10124 #define _PIPE_A_CSC_COEFF_BV    0x49024
10125 
10126 #define _PIPE_A_CSC_MODE        0x49028
10127 #define  ICL_CSC_ENABLE                 (1 << 31)
10128 #define  ICL_OUTPUT_CSC_ENABLE          (1 << 30)
10129 #define  CSC_BLACK_SCREEN_OFFSET        (1 << 2)
10130 #define  CSC_POSITION_BEFORE_GAMMA      (1 << 1)
10131 #define  CSC_MODE_YUV_TO_RGB            (1 << 0)
10132 
10133 #define _PIPE_A_CSC_PREOFF_HI   0x49030
10134 #define _PIPE_A_CSC_PREOFF_ME   0x49034
10135 #define _PIPE_A_CSC_PREOFF_LO   0x49038
10136 #define _PIPE_A_CSC_POSTOFF_HI  0x49040
10137 #define _PIPE_A_CSC_POSTOFF_ME  0x49044
10138 #define _PIPE_A_CSC_POSTOFF_LO  0x49048
10139 
10140 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10141 #define _PIPE_B_CSC_COEFF_BY    0x49114
10142 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10143 #define _PIPE_B_CSC_COEFF_BU    0x4911c
10144 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10145 #define _PIPE_B_CSC_COEFF_BV    0x49124
10146 #define _PIPE_B_CSC_MODE        0x49128
10147 #define _PIPE_B_CSC_PREOFF_HI   0x49130
10148 #define _PIPE_B_CSC_PREOFF_ME   0x49134
10149 #define _PIPE_B_CSC_PREOFF_LO   0x49138
10150 #define _PIPE_B_CSC_POSTOFF_HI  0x49140
10151 #define _PIPE_B_CSC_POSTOFF_ME  0x49144
10152 #define _PIPE_B_CSC_POSTOFF_LO  0x49148
10153 
10154 #define PIPE_CSC_COEFF_RY_GY(pipe)      _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10155 #define PIPE_CSC_COEFF_BY(pipe)         _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10156 #define PIPE_CSC_COEFF_RU_GU(pipe)      _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10157 #define PIPE_CSC_COEFF_BU(pipe)         _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10158 #define PIPE_CSC_COEFF_RV_GV(pipe)      _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10159 #define PIPE_CSC_COEFF_BV(pipe)         _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10160 #define PIPE_CSC_MODE(pipe)             _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10161 #define PIPE_CSC_PREOFF_HI(pipe)        _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10162 #define PIPE_CSC_PREOFF_ME(pipe)        _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10163 #define PIPE_CSC_PREOFF_LO(pipe)        _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10164 #define PIPE_CSC_POSTOFF_HI(pipe)       _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10165 #define PIPE_CSC_POSTOFF_ME(pipe)       _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10166 #define PIPE_CSC_POSTOFF_LO(pipe)       _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
10167 
10168 /* Pipe Output CSC */
10169 #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY  0x49050
10170 #define _PIPE_A_OUTPUT_CSC_COEFF_BY     0x49054
10171 #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU  0x49058
10172 #define _PIPE_A_OUTPUT_CSC_COEFF_BU     0x4905c
10173 #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV  0x49060
10174 #define _PIPE_A_OUTPUT_CSC_COEFF_BV     0x49064
10175 #define _PIPE_A_OUTPUT_CSC_PREOFF_HI    0x49068
10176 #define _PIPE_A_OUTPUT_CSC_PREOFF_ME    0x4906c
10177 #define _PIPE_A_OUTPUT_CSC_PREOFF_LO    0x49070
10178 #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI   0x49074
10179 #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME   0x49078
10180 #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO   0x4907c
10181 
10182 #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY  0x49150
10183 #define _PIPE_B_OUTPUT_CSC_COEFF_BY     0x49154
10184 #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU  0x49158
10185 #define _PIPE_B_OUTPUT_CSC_COEFF_BU     0x4915c
10186 #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV  0x49160
10187 #define _PIPE_B_OUTPUT_CSC_COEFF_BV     0x49164
10188 #define _PIPE_B_OUTPUT_CSC_PREOFF_HI    0x49168
10189 #define _PIPE_B_OUTPUT_CSC_PREOFF_ME    0x4916c
10190 #define _PIPE_B_OUTPUT_CSC_PREOFF_LO    0x49170
10191 #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI   0x49174
10192 #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME   0x49178
10193 #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO   0x4917c
10194 
10195 #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe)       _MMIO_PIPE(pipe,\
10196                                                            _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10197                                                            _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10198 #define PIPE_CSC_OUTPUT_COEFF_BY(pipe)          _MMIO_PIPE(pipe, \
10199                                                            _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10200                                                            _PIPE_B_OUTPUT_CSC_COEFF_BY)
10201 #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe)       _MMIO_PIPE(pipe, \
10202                                                            _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10203                                                            _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10204 #define PIPE_CSC_OUTPUT_COEFF_BU(pipe)          _MMIO_PIPE(pipe, \
10205                                                            _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10206                                                            _PIPE_B_OUTPUT_CSC_COEFF_BU)
10207 #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe)       _MMIO_PIPE(pipe, \
10208                                                            _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10209                                                            _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10210 #define PIPE_CSC_OUTPUT_COEFF_BV(pipe)          _MMIO_PIPE(pipe, \
10211                                                            _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10212                                                            _PIPE_B_OUTPUT_CSC_COEFF_BV)
10213 #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe)         _MMIO_PIPE(pipe, \
10214                                                            _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10215                                                            _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10216 #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe)         _MMIO_PIPE(pipe, \
10217                                                            _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10218                                                            _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10219 #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe)         _MMIO_PIPE(pipe, \
10220                                                            _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10221                                                            _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10222 #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe)        _MMIO_PIPE(pipe, \
10223                                                            _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10224                                                            _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10225 #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe)        _MMIO_PIPE(pipe, \
10226                                                            _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10227                                                            _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10228 #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe)        _MMIO_PIPE(pipe, \
10229                                                            _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10230                                                            _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10231 
10232 /* pipe degamma/gamma LUTs on IVB+ */
10233 #define _PAL_PREC_INDEX_A       0x4A400
10234 #define _PAL_PREC_INDEX_B       0x4AC00
10235 #define _PAL_PREC_INDEX_C       0x4B400
10236 #define   PAL_PREC_10_12_BIT            (0 << 31)
10237 #define   PAL_PREC_SPLIT_MODE           (1 << 31)
10238 #define   PAL_PREC_AUTO_INCREMENT       (1 << 15)
10239 #define   PAL_PREC_INDEX_VALUE_MASK     (0x3ff << 0)
10240 #define   PAL_PREC_INDEX_VALUE(x)       ((x) << 0)
10241 #define _PAL_PREC_DATA_A        0x4A404
10242 #define _PAL_PREC_DATA_B        0x4AC04
10243 #define _PAL_PREC_DATA_C        0x4B404
10244 #define _PAL_PREC_GC_MAX_A      0x4A410
10245 #define _PAL_PREC_GC_MAX_B      0x4AC10
10246 #define _PAL_PREC_GC_MAX_C      0x4B410
10247 #define _PAL_PREC_EXT_GC_MAX_A  0x4A420
10248 #define _PAL_PREC_EXT_GC_MAX_B  0x4AC20
10249 #define _PAL_PREC_EXT_GC_MAX_C  0x4B420
10250 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10251 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10252 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
10253 
10254 #define PREC_PAL_INDEX(pipe)            _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10255 #define PREC_PAL_DATA(pipe)             _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10256 #define PREC_PAL_GC_MAX(pipe, i)        _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10257 #define PREC_PAL_EXT_GC_MAX(pipe, i)    _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
10258 #define PREC_PAL_EXT2_GC_MAX(pipe, i)   _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
10259 
10260 #define _PRE_CSC_GAMC_INDEX_A   0x4A484
10261 #define _PRE_CSC_GAMC_INDEX_B   0x4AC84
10262 #define _PRE_CSC_GAMC_INDEX_C   0x4B484
10263 #define   PRE_CSC_GAMC_AUTO_INCREMENT   (1 << 10)
10264 #define _PRE_CSC_GAMC_DATA_A    0x4A488
10265 #define _PRE_CSC_GAMC_DATA_B    0x4AC88
10266 #define _PRE_CSC_GAMC_DATA_C    0x4B488
10267 
10268 #define PRE_CSC_GAMC_INDEX(pipe)        _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10269 #define PRE_CSC_GAMC_DATA(pipe)         _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10270 
10271 /* ICL Multi segmented gamma */
10272 #define _PAL_PREC_MULTI_SEG_INDEX_A     0x4A408
10273 #define _PAL_PREC_MULTI_SEG_INDEX_B     0x4AC08
10274 #define  PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT          REG_BIT(15)
10275 #define  PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK        REG_GENMASK(4, 0)
10276 
10277 #define _PAL_PREC_MULTI_SEG_DATA_A      0x4A40C
10278 #define _PAL_PREC_MULTI_SEG_DATA_B      0x4AC0C
10279 
10280 #define PREC_PAL_MULTI_SEG_INDEX(pipe)  _MMIO_PIPE(pipe, \
10281                                         _PAL_PREC_MULTI_SEG_INDEX_A, \
10282                                         _PAL_PREC_MULTI_SEG_INDEX_B)
10283 #define PREC_PAL_MULTI_SEG_DATA(pipe)   _MMIO_PIPE(pipe, \
10284                                         _PAL_PREC_MULTI_SEG_DATA_A, \
10285                                         _PAL_PREC_MULTI_SEG_DATA_B)
10286 
10287 /* pipe CSC & degamma/gamma LUTs on CHV */
10288 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10289 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10290 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10291 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10292 #define _CGM_PIPE_A_CSC_COEFF8  (VLV_DISPLAY_BASE + 0x67910)
10293 #define _CGM_PIPE_A_DEGAMMA     (VLV_DISPLAY_BASE + 0x66000)
10294 #define _CGM_PIPE_A_GAMMA       (VLV_DISPLAY_BASE + 0x67000)
10295 #define _CGM_PIPE_A_MODE        (VLV_DISPLAY_BASE + 0x67A00)
10296 #define   CGM_PIPE_MODE_GAMMA   (1 << 2)
10297 #define   CGM_PIPE_MODE_CSC     (1 << 1)
10298 #define   CGM_PIPE_MODE_DEGAMMA (1 << 0)
10299 
10300 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10301 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10302 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10303 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10304 #define _CGM_PIPE_B_CSC_COEFF8  (VLV_DISPLAY_BASE + 0x69910)
10305 #define _CGM_PIPE_B_DEGAMMA     (VLV_DISPLAY_BASE + 0x68000)
10306 #define _CGM_PIPE_B_GAMMA       (VLV_DISPLAY_BASE + 0x69000)
10307 #define _CGM_PIPE_B_MODE        (VLV_DISPLAY_BASE + 0x69A00)
10308 
10309 #define CGM_PIPE_CSC_COEFF01(pipe)      _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10310 #define CGM_PIPE_CSC_COEFF23(pipe)      _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10311 #define CGM_PIPE_CSC_COEFF45(pipe)      _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10312 #define CGM_PIPE_CSC_COEFF67(pipe)      _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10313 #define CGM_PIPE_CSC_COEFF8(pipe)       _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10314 #define CGM_PIPE_DEGAMMA(pipe, i, w)    _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10315 #define CGM_PIPE_GAMMA(pipe, i, w)      _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10316 #define CGM_PIPE_MODE(pipe)             _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10317 
10318 /* MIPI DSI registers */
10319 
10320 #define _MIPI_PORT(port, a, c)  (((port) == PORT_A) ? a : c)    /* ports A and C only */
10321 #define _MMIO_MIPI(port, a, c)  _MMIO(_MIPI_PORT(port, a, c))
10322 
10323 /* Gen11 DSI */
10324 #define _MMIO_DSI(tc, dsi0, dsi1)       _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10325                                                     dsi0, dsi1)
10326 
10327 #define MIPIO_TXESC_CLK_DIV1                    _MMIO(0x160004)
10328 #define  GLK_TX_ESC_CLK_DIV1_MASK                       0x3FF
10329 #define MIPIO_TXESC_CLK_DIV2                    _MMIO(0x160008)
10330 #define  GLK_TX_ESC_CLK_DIV2_MASK                       0x3FF
10331 
10332 #define _ICL_DSI_ESC_CLK_DIV0           0x6b090
10333 #define _ICL_DSI_ESC_CLK_DIV1           0x6b890
10334 #define ICL_DSI_ESC_CLK_DIV(port)       _MMIO_PORT((port),      \
10335                                                         _ICL_DSI_ESC_CLK_DIV0, \
10336                                                         _ICL_DSI_ESC_CLK_DIV1)
10337 #define _ICL_DPHY_ESC_CLK_DIV0          0x162190
10338 #define _ICL_DPHY_ESC_CLK_DIV1          0x6C190
10339 #define ICL_DPHY_ESC_CLK_DIV(port)      _MMIO_PORT((port),      \
10340                                                 _ICL_DPHY_ESC_CLK_DIV0, \
10341                                                 _ICL_DPHY_ESC_CLK_DIV1)
10342 #define  ICL_BYTE_CLK_PER_ESC_CLK_MASK          (0x1f << 16)
10343 #define  ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10344 #define  ICL_ESC_CLK_DIV_MASK                   0x1ff
10345 #define  ICL_ESC_CLK_DIV_SHIFT                  0
10346 #define DSI_MAX_ESC_CLK                 20000           /* in KHz */
10347 
10348 /* Gen4+ Timestamp and Pipe Frame time stamp registers */
10349 #define GEN4_TIMESTAMP          _MMIO(0x2358)
10350 #define ILK_TIMESTAMP_HI        _MMIO(0x70070)
10351 #define IVB_TIMESTAMP_CTR       _MMIO(0x44070)
10352 
10353 #define GEN9_TIMESTAMP_OVERRIDE                         _MMIO(0x44074)
10354 #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT       0
10355 #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK        0x3ff
10356 #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT   12
10357 #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK    (0xf << 12)
10358 
10359 #define _PIPE_FRMTMSTMP_A               0x70048
10360 #define PIPE_FRMTMSTMP(pipe)            \
10361                         _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10362 
10363 /* BXT MIPI clock controls */
10364 #define BXT_MAX_VAR_OUTPUT_KHZ                  39500
10365 
10366 #define BXT_MIPI_CLOCK_CTL                      _MMIO(0x46090)
10367 #define  BXT_MIPI1_DIV_SHIFT                    26
10368 #define  BXT_MIPI2_DIV_SHIFT                    10
10369 #define  BXT_MIPI_DIV_SHIFT(port)               \
10370                         _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10371                                         BXT_MIPI2_DIV_SHIFT)
10372 
10373 /* TX control divider to select actual TX clock output from (8x/var) */
10374 #define  BXT_MIPI1_TX_ESCLK_SHIFT               26
10375 #define  BXT_MIPI2_TX_ESCLK_SHIFT               10
10376 #define  BXT_MIPI_TX_ESCLK_SHIFT(port)          \
10377                         _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10378                                         BXT_MIPI2_TX_ESCLK_SHIFT)
10379 #define  BXT_MIPI1_TX_ESCLK_FIXDIV_MASK         (0x3F << 26)
10380 #define  BXT_MIPI2_TX_ESCLK_FIXDIV_MASK         (0x3F << 10)
10381 #define  BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port)    \
10382                         _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
10383                                         BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10384 #define  BXT_MIPI_TX_ESCLK_DIVIDER(port, val)   \
10385                 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
10386 /* RX upper control divider to select actual RX clock output from 8x */
10387 #define  BXT_MIPI1_RX_ESCLK_UPPER_SHIFT         21
10388 #define  BXT_MIPI2_RX_ESCLK_UPPER_SHIFT         5
10389 #define  BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)            \
10390                         _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10391                                         BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10392 #define  BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK           (3 << 21)
10393 #define  BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK           (3 << 5)
10394 #define  BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port)      \
10395                         _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10396                                         BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10397 #define  BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val)     \
10398                 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
10399 /* 8/3X divider to select the actual 8/3X clock output from 8x */
10400 #define  BXT_MIPI1_8X_BY3_SHIFT                19
10401 #define  BXT_MIPI2_8X_BY3_SHIFT                3
10402 #define  BXT_MIPI_8X_BY3_SHIFT(port)          \
10403                         _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10404                                         BXT_MIPI2_8X_BY3_SHIFT)
10405 #define  BXT_MIPI1_8X_BY3_DIVIDER_MASK         (3 << 19)
10406 #define  BXT_MIPI2_8X_BY3_DIVIDER_MASK         (3 << 3)
10407 #define  BXT_MIPI_8X_BY3_DIVIDER_MASK(port)    \
10408                         _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10409                                                 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10410 #define  BXT_MIPI_8X_BY3_DIVIDER(port, val)    \
10411                         (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
10412 /* RX lower control divider to select actual RX clock output from 8x */
10413 #define  BXT_MIPI1_RX_ESCLK_LOWER_SHIFT         16
10414 #define  BXT_MIPI2_RX_ESCLK_LOWER_SHIFT         0
10415 #define  BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)            \
10416                         _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10417                                         BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10418 #define  BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK           (3 << 16)
10419 #define  BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK           (3 << 0)
10420 #define  BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port)      \
10421                         _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10422                                         BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10423 #define  BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val)     \
10424                 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
10425 
10426 #define RX_DIVIDER_BIT_1_2                     0x3
10427 #define RX_DIVIDER_BIT_3_4                     0xC
10428 
10429 /* BXT MIPI mode configure */
10430 #define  _BXT_MIPIA_TRANS_HACTIVE                       0x6B0F8
10431 #define  _BXT_MIPIC_TRANS_HACTIVE                       0x6B8F8
10432 #define  BXT_MIPI_TRANS_HACTIVE(tc)     _MMIO_MIPI(tc, \
10433                 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10434 
10435 #define  _BXT_MIPIA_TRANS_VACTIVE                       0x6B0FC
10436 #define  _BXT_MIPIC_TRANS_VACTIVE                       0x6B8FC
10437 #define  BXT_MIPI_TRANS_VACTIVE(tc)     _MMIO_MIPI(tc, \
10438                 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10439 
10440 #define  _BXT_MIPIA_TRANS_VTOTAL                        0x6B100
10441 #define  _BXT_MIPIC_TRANS_VTOTAL                        0x6B900
10442 #define  BXT_MIPI_TRANS_VTOTAL(tc)      _MMIO_MIPI(tc, \
10443                 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10444 
10445 #define BXT_DSI_PLL_CTL                 _MMIO(0x161000)
10446 #define  BXT_DSI_PLL_PVD_RATIO_SHIFT    16
10447 #define  BXT_DSI_PLL_PVD_RATIO_MASK     (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10448 #define  BXT_DSI_PLL_PVD_RATIO_1        (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10449 #define  BXT_DSIC_16X_BY1               (0 << 10)
10450 #define  BXT_DSIC_16X_BY2               (1 << 10)
10451 #define  BXT_DSIC_16X_BY3               (2 << 10)
10452 #define  BXT_DSIC_16X_BY4               (3 << 10)
10453 #define  BXT_DSIC_16X_MASK              (3 << 10)
10454 #define  BXT_DSIA_16X_BY1               (0 << 8)
10455 #define  BXT_DSIA_16X_BY2               (1 << 8)
10456 #define  BXT_DSIA_16X_BY3               (2 << 8)
10457 #define  BXT_DSIA_16X_BY4               (3 << 8)
10458 #define  BXT_DSIA_16X_MASK              (3 << 8)
10459 #define  BXT_DSI_FREQ_SEL_SHIFT         8
10460 #define  BXT_DSI_FREQ_SEL_MASK          (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10461 
10462 #define BXT_DSI_PLL_RATIO_MAX           0x7D
10463 #define BXT_DSI_PLL_RATIO_MIN           0x22
10464 #define GLK_DSI_PLL_RATIO_MAX           0x6F
10465 #define GLK_DSI_PLL_RATIO_MIN           0x22
10466 #define BXT_DSI_PLL_RATIO_MASK          0xFF
10467 #define BXT_REF_CLOCK_KHZ               19200
10468 
10469 #define BXT_DSI_PLL_ENABLE              _MMIO(0x46080)
10470 #define  BXT_DSI_PLL_DO_ENABLE          (1 << 31)
10471 #define  BXT_DSI_PLL_LOCKED             (1 << 30)
10472 
10473 #define _MIPIA_PORT_CTRL                        (VLV_DISPLAY_BASE + 0x61190)
10474 #define _MIPIC_PORT_CTRL                        (VLV_DISPLAY_BASE + 0x61700)
10475 #define MIPI_PORT_CTRL(port)    _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
10476 
10477  /* BXT port control */
10478 #define _BXT_MIPIA_PORT_CTRL                            0x6B0C0
10479 #define _BXT_MIPIC_PORT_CTRL                            0x6B8C0
10480 #define BXT_MIPI_PORT_CTRL(tc)  _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
10481 
10482 /* ICL DSI MODE control */
10483 #define _ICL_DSI_IO_MODECTL_0                           0x6B094
10484 #define _ICL_DSI_IO_MODECTL_1                           0x6B894
10485 #define ICL_DSI_IO_MODECTL(port)        _MMIO_PORT(port,        \
10486                                                     _ICL_DSI_IO_MODECTL_0, \
10487                                                     _ICL_DSI_IO_MODECTL_1)
10488 #define  COMBO_PHY_MODE_DSI                             (1 << 0)
10489 
10490 /* Display Stream Splitter Control */
10491 #define DSS_CTL1                                _MMIO(0x67400)
10492 #define  SPLITTER_ENABLE                        (1 << 31)
10493 #define  JOINER_ENABLE                          (1 << 30)
10494 #define  DUAL_LINK_MODE_INTERLEAVE              (1 << 24)
10495 #define  DUAL_LINK_MODE_FRONTBACK               (0 << 24)
10496 #define  OVERLAP_PIXELS_MASK                    (0xf << 16)
10497 #define  OVERLAP_PIXELS(pixels)                 ((pixels) << 16)
10498 #define  LEFT_DL_BUF_TARGET_DEPTH_MASK          (0xfff << 0)
10499 #define  LEFT_DL_BUF_TARGET_DEPTH(pixels)       ((pixels) << 0)
10500 #define  MAX_DL_BUFFER_TARGET_DEPTH             0x5a0
10501 
10502 #define DSS_CTL2                                _MMIO(0x67404)
10503 #define  LEFT_BRANCH_VDSC_ENABLE                (1 << 31)
10504 #define  RIGHT_BRANCH_VDSC_ENABLE               (1 << 15)
10505 #define  RIGHT_DL_BUF_TARGET_DEPTH_MASK         (0xfff << 0)
10506 #define  RIGHT_DL_BUF_TARGET_DEPTH(pixels)      ((pixels) << 0)
10507 
10508 #define _ICL_PIPE_DSS_CTL1_PB                   0x78200
10509 #define _ICL_PIPE_DSS_CTL1_PC                   0x78400
10510 #define ICL_PIPE_DSS_CTL1(pipe)                 _MMIO_PIPE((pipe) - PIPE_B, \
10511                                                            _ICL_PIPE_DSS_CTL1_PB, \
10512                                                            _ICL_PIPE_DSS_CTL1_PC)
10513 #define  BIG_JOINER_ENABLE                      (1 << 29)
10514 #define  MASTER_BIG_JOINER_ENABLE               (1 << 28)
10515 #define  VGA_CENTERING_ENABLE                   (1 << 27)
10516 
10517 #define _ICL_PIPE_DSS_CTL2_PB                   0x78204
10518 #define _ICL_PIPE_DSS_CTL2_PC                   0x78404
10519 #define ICL_PIPE_DSS_CTL2(pipe)                 _MMIO_PIPE((pipe) - PIPE_B, \
10520                                                            _ICL_PIPE_DSS_CTL2_PB, \
10521                                                            _ICL_PIPE_DSS_CTL2_PC)
10522 
10523 #define BXT_P_DSI_REGULATOR_CFG                 _MMIO(0x160020)
10524 #define  STAP_SELECT                                    (1 << 0)
10525 
10526 #define BXT_P_DSI_REGULATOR_TX_CTRL             _MMIO(0x160054)
10527 #define  HS_IO_CTRL_SELECT                              (1 << 0)
10528 
10529 #define  DPI_ENABLE                                     (1 << 31) /* A + C */
10530 #define  MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT              27
10531 #define  MIPIA_MIPI4DPHY_DELAY_COUNT_MASK               (0xf << 27)
10532 #define  DUAL_LINK_MODE_SHIFT                           26
10533 #define  DUAL_LINK_MODE_MASK                            (1 << 26)
10534 #define  DUAL_LINK_MODE_FRONT_BACK                      (0 << 26)
10535 #define  DUAL_LINK_MODE_PIXEL_ALTERNATIVE               (1 << 26)
10536 #define  DITHERING_ENABLE                               (1 << 25) /* A + C */
10537 #define  FLOPPED_HSTX                                   (1 << 23)
10538 #define  DE_INVERT                                      (1 << 19) /* XXX */
10539 #define  MIPIA_FLISDSI_DELAY_COUNT_SHIFT                18
10540 #define  MIPIA_FLISDSI_DELAY_COUNT_MASK                 (0xf << 18)
10541 #define  AFE_LATCHOUT                                   (1 << 17)
10542 #define  LP_OUTPUT_HOLD                                 (1 << 16)
10543 #define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT           15
10544 #define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK            (1 << 15)
10545 #define  MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT              11
10546 #define  MIPIC_MIPI4DPHY_DELAY_COUNT_MASK               (0xf << 11)
10547 #define  CSB_SHIFT                                      9
10548 #define  CSB_MASK                                       (3 << 9)
10549 #define  CSB_20MHZ                                      (0 << 9)
10550 #define  CSB_10MHZ                                      (1 << 9)
10551 #define  CSB_40MHZ                                      (2 << 9)
10552 #define  BANDGAP_MASK                                   (1 << 8)
10553 #define  BANDGAP_PNW_CIRCUIT                            (0 << 8)
10554 #define  BANDGAP_LNC_CIRCUIT                            (1 << 8)
10555 #define  MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT            5
10556 #define  MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK             (7 << 5)
10557 #define  TEARING_EFFECT_DELAY                           (1 << 4) /* A + C */
10558 #define  TEARING_EFFECT_SHIFT                           2 /* A + C */
10559 #define  TEARING_EFFECT_MASK                            (3 << 2)
10560 #define  TEARING_EFFECT_OFF                             (0 << 2)
10561 #define  TEARING_EFFECT_DSI                             (1 << 2)
10562 #define  TEARING_EFFECT_GPIO                            (2 << 2)
10563 #define  LANE_CONFIGURATION_SHIFT                       0
10564 #define  LANE_CONFIGURATION_MASK                        (3 << 0)
10565 #define  LANE_CONFIGURATION_4LANE                       (0 << 0)
10566 #define  LANE_CONFIGURATION_DUAL_LINK_A                 (1 << 0)
10567 #define  LANE_CONFIGURATION_DUAL_LINK_B                 (2 << 0)
10568 
10569 #define _MIPIA_TEARING_CTRL                     (VLV_DISPLAY_BASE + 0x61194)
10570 #define _MIPIC_TEARING_CTRL                     (VLV_DISPLAY_BASE + 0x61704)
10571 #define MIPI_TEARING_CTRL(port)                 _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
10572 #define  TEARING_EFFECT_DELAY_SHIFT                     0
10573 #define  TEARING_EFFECT_DELAY_MASK                      (0xffff << 0)
10574 
10575 /* XXX: all bits reserved */
10576 #define _MIPIA_AUTOPWG                  (VLV_DISPLAY_BASE + 0x611a0)
10577 
10578 /* MIPI DSI Controller and D-PHY registers */
10579 
10580 #define _MIPIA_DEVICE_READY             (dev_priv->mipi_mmio_base + 0xb000)
10581 #define _MIPIC_DEVICE_READY             (dev_priv->mipi_mmio_base + 0xb800)
10582 #define MIPI_DEVICE_READY(port)         _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
10583 #define  BUS_POSSESSION                                 (1 << 3) /* set to give bus to receiver */
10584 #define  ULPS_STATE_MASK                                (3 << 1)
10585 #define  ULPS_STATE_ENTER                               (2 << 1)
10586 #define  ULPS_STATE_EXIT                                (1 << 1)
10587 #define  ULPS_STATE_NORMAL_OPERATION                    (0 << 1)
10588 #define  DEVICE_READY                                   (1 << 0)
10589 
10590 #define _MIPIA_INTR_STAT                (dev_priv->mipi_mmio_base + 0xb004)
10591 #define _MIPIC_INTR_STAT                (dev_priv->mipi_mmio_base + 0xb804)
10592 #define MIPI_INTR_STAT(port)            _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
10593 #define _MIPIA_INTR_EN                  (dev_priv->mipi_mmio_base + 0xb008)
10594 #define _MIPIC_INTR_EN                  (dev_priv->mipi_mmio_base + 0xb808)
10595 #define MIPI_INTR_EN(port)              _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
10596 #define  TEARING_EFFECT                                 (1 << 31)
10597 #define  SPL_PKT_SENT_INTERRUPT                         (1 << 30)
10598 #define  GEN_READ_DATA_AVAIL                            (1 << 29)
10599 #define  LP_GENERIC_WR_FIFO_FULL                        (1 << 28)
10600 #define  HS_GENERIC_WR_FIFO_FULL                        (1 << 27)
10601 #define  RX_PROT_VIOLATION                              (1 << 26)
10602 #define  RX_INVALID_TX_LENGTH                           (1 << 25)
10603 #define  ACK_WITH_NO_ERROR                              (1 << 24)
10604 #define  TURN_AROUND_ACK_TIMEOUT                        (1 << 23)
10605 #define  LP_RX_TIMEOUT                                  (1 << 22)
10606 #define  HS_TX_TIMEOUT                                  (1 << 21)
10607 #define  DPI_FIFO_UNDERRUN                              (1 << 20)
10608 #define  LOW_CONTENTION                                 (1 << 19)
10609 #define  HIGH_CONTENTION                                (1 << 18)
10610 #define  TXDSI_VC_ID_INVALID                            (1 << 17)
10611 #define  TXDSI_DATA_TYPE_NOT_RECOGNISED                 (1 << 16)
10612 #define  TXCHECKSUM_ERROR                               (1 << 15)
10613 #define  TXECC_MULTIBIT_ERROR                           (1 << 14)
10614 #define  TXECC_SINGLE_BIT_ERROR                         (1 << 13)
10615 #define  TXFALSE_CONTROL_ERROR                          (1 << 12)
10616 #define  RXDSI_VC_ID_INVALID                            (1 << 11)
10617 #define  RXDSI_DATA_TYPE_NOT_REGOGNISED                 (1 << 10)
10618 #define  RXCHECKSUM_ERROR                               (1 << 9)
10619 #define  RXECC_MULTIBIT_ERROR                           (1 << 8)
10620 #define  RXECC_SINGLE_BIT_ERROR                         (1 << 7)
10621 #define  RXFALSE_CONTROL_ERROR                          (1 << 6)
10622 #define  RXHS_RECEIVE_TIMEOUT_ERROR                     (1 << 5)
10623 #define  RX_LP_TX_SYNC_ERROR                            (1 << 4)
10624 #define  RXEXCAPE_MODE_ENTRY_ERROR                      (1 << 3)
10625 #define  RXEOT_SYNC_ERROR                               (1 << 2)
10626 #define  RXSOT_SYNC_ERROR                               (1 << 1)
10627 #define  RXSOT_ERROR                                    (1 << 0)
10628 
10629 #define _MIPIA_DSI_FUNC_PRG             (dev_priv->mipi_mmio_base + 0xb00c)
10630 #define _MIPIC_DSI_FUNC_PRG             (dev_priv->mipi_mmio_base + 0xb80c)
10631 #define MIPI_DSI_FUNC_PRG(port)         _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
10632 #define  CMD_MODE_DATA_WIDTH_MASK                       (7 << 13)
10633 #define  CMD_MODE_NOT_SUPPORTED                         (0 << 13)
10634 #define  CMD_MODE_DATA_WIDTH_16_BIT                     (1 << 13)
10635 #define  CMD_MODE_DATA_WIDTH_9_BIT                      (2 << 13)
10636 #define  CMD_MODE_DATA_WIDTH_8_BIT                      (3 << 13)
10637 #define  CMD_MODE_DATA_WIDTH_OPTION1                    (4 << 13)
10638 #define  CMD_MODE_DATA_WIDTH_OPTION2                    (5 << 13)
10639 #define  VID_MODE_FORMAT_MASK                           (0xf << 7)
10640 #define  VID_MODE_NOT_SUPPORTED                         (0 << 7)
10641 #define  VID_MODE_FORMAT_RGB565                         (1 << 7)
10642 #define  VID_MODE_FORMAT_RGB666_PACKED                  (2 << 7)
10643 #define  VID_MODE_FORMAT_RGB666                         (3 << 7)
10644 #define  VID_MODE_FORMAT_RGB888                         (4 << 7)
10645 #define  CMD_MODE_CHANNEL_NUMBER_SHIFT                  5
10646 #define  CMD_MODE_CHANNEL_NUMBER_MASK                   (3 << 5)
10647 #define  VID_MODE_CHANNEL_NUMBER_SHIFT                  3
10648 #define  VID_MODE_CHANNEL_NUMBER_MASK                   (3 << 3)
10649 #define  DATA_LANES_PRG_REG_SHIFT                       0
10650 #define  DATA_LANES_PRG_REG_MASK                        (7 << 0)
10651 
10652 #define _MIPIA_HS_TX_TIMEOUT            (dev_priv->mipi_mmio_base + 0xb010)
10653 #define _MIPIC_HS_TX_TIMEOUT            (dev_priv->mipi_mmio_base + 0xb810)
10654 #define MIPI_HS_TX_TIMEOUT(port)        _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
10655 #define  HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK             0xffffff
10656 
10657 #define _MIPIA_LP_RX_TIMEOUT            (dev_priv->mipi_mmio_base + 0xb014)
10658 #define _MIPIC_LP_RX_TIMEOUT            (dev_priv->mipi_mmio_base + 0xb814)
10659 #define MIPI_LP_RX_TIMEOUT(port)        _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
10660 #define  LOW_POWER_RX_TIMEOUT_COUNTER_MASK              0xffffff
10661 
10662 #define _MIPIA_TURN_AROUND_TIMEOUT      (dev_priv->mipi_mmio_base + 0xb018)
10663 #define _MIPIC_TURN_AROUND_TIMEOUT      (dev_priv->mipi_mmio_base + 0xb818)
10664 #define MIPI_TURN_AROUND_TIMEOUT(port)  _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
10665 #define  TURN_AROUND_TIMEOUT_MASK                       0x3f
10666 
10667 #define _MIPIA_DEVICE_RESET_TIMER       (dev_priv->mipi_mmio_base + 0xb01c)
10668 #define _MIPIC_DEVICE_RESET_TIMER       (dev_priv->mipi_mmio_base + 0xb81c)
10669 #define MIPI_DEVICE_RESET_TIMER(port)   _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
10670 #define  DEVICE_RESET_TIMER_MASK                        0xffff
10671 
10672 #define _MIPIA_DPI_RESOLUTION           (dev_priv->mipi_mmio_base + 0xb020)
10673 #define _MIPIC_DPI_RESOLUTION           (dev_priv->mipi_mmio_base + 0xb820)
10674 #define MIPI_DPI_RESOLUTION(port)       _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
10675 #define  VERTICAL_ADDRESS_SHIFT                         16
10676 #define  VERTICAL_ADDRESS_MASK                          (0xffff << 16)
10677 #define  HORIZONTAL_ADDRESS_SHIFT                       0
10678 #define  HORIZONTAL_ADDRESS_MASK                        0xffff
10679 
10680 #define _MIPIA_DBI_FIFO_THROTTLE        (dev_priv->mipi_mmio_base + 0xb024)
10681 #define _MIPIC_DBI_FIFO_THROTTLE        (dev_priv->mipi_mmio_base + 0xb824)
10682 #define MIPI_DBI_FIFO_THROTTLE(port)    _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
10683 #define  DBI_FIFO_EMPTY_HALF                            (0 << 0)
10684 #define  DBI_FIFO_EMPTY_QUARTER                         (1 << 0)
10685 #define  DBI_FIFO_EMPTY_7_LOCATIONS                     (2 << 0)
10686 
10687 /* regs below are bits 15:0 */
10688 #define _MIPIA_HSYNC_PADDING_COUNT      (dev_priv->mipi_mmio_base + 0xb028)
10689 #define _MIPIC_HSYNC_PADDING_COUNT      (dev_priv->mipi_mmio_base + 0xb828)
10690 #define MIPI_HSYNC_PADDING_COUNT(port)  _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
10691 
10692 #define _MIPIA_HBP_COUNT                (dev_priv->mipi_mmio_base + 0xb02c)
10693 #define _MIPIC_HBP_COUNT                (dev_priv->mipi_mmio_base + 0xb82c)
10694 #define MIPI_HBP_COUNT(port)            _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
10695 
10696 #define _MIPIA_HFP_COUNT                (dev_priv->mipi_mmio_base + 0xb030)
10697 #define _MIPIC_HFP_COUNT                (dev_priv->mipi_mmio_base + 0xb830)
10698 #define MIPI_HFP_COUNT(port)            _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
10699 
10700 #define _MIPIA_HACTIVE_AREA_COUNT       (dev_priv->mipi_mmio_base + 0xb034)
10701 #define _MIPIC_HACTIVE_AREA_COUNT       (dev_priv->mipi_mmio_base + 0xb834)
10702 #define MIPI_HACTIVE_AREA_COUNT(port)   _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
10703 
10704 #define _MIPIA_VSYNC_PADDING_COUNT      (dev_priv->mipi_mmio_base + 0xb038)
10705 #define _MIPIC_VSYNC_PADDING_COUNT      (dev_priv->mipi_mmio_base + 0xb838)
10706 #define MIPI_VSYNC_PADDING_COUNT(port)  _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
10707 
10708 #define _MIPIA_VBP_COUNT                (dev_priv->mipi_mmio_base + 0xb03c)
10709 #define _MIPIC_VBP_COUNT                (dev_priv->mipi_mmio_base + 0xb83c)
10710 #define MIPI_VBP_COUNT(port)            _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
10711 
10712 #define _MIPIA_VFP_COUNT                (dev_priv->mipi_mmio_base + 0xb040)
10713 #define _MIPIC_VFP_COUNT                (dev_priv->mipi_mmio_base + 0xb840)
10714 #define MIPI_VFP_COUNT(port)            _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
10715 
10716 #define _MIPIA_HIGH_LOW_SWITCH_COUNT    (dev_priv->mipi_mmio_base + 0xb044)
10717 #define _MIPIC_HIGH_LOW_SWITCH_COUNT    (dev_priv->mipi_mmio_base + 0xb844)
10718 #define MIPI_HIGH_LOW_SWITCH_COUNT(port)        _MMIO_MIPI(port,        _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
10719 
10720 /* regs above are bits 15:0 */
10721 
10722 #define _MIPIA_DPI_CONTROL              (dev_priv->mipi_mmio_base + 0xb048)
10723 #define _MIPIC_DPI_CONTROL              (dev_priv->mipi_mmio_base + 0xb848)
10724 #define MIPI_DPI_CONTROL(port)          _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
10725 #define  DPI_LP_MODE                                    (1 << 6)
10726 #define  BACKLIGHT_OFF                                  (1 << 5)
10727 #define  BACKLIGHT_ON                                   (1 << 4)
10728 #define  COLOR_MODE_OFF                                 (1 << 3)
10729 #define  COLOR_MODE_ON                                  (1 << 2)
10730 #define  TURN_ON                                        (1 << 1)
10731 #define  SHUTDOWN                                       (1 << 0)
10732 
10733 #define _MIPIA_DPI_DATA                 (dev_priv->mipi_mmio_base + 0xb04c)
10734 #define _MIPIC_DPI_DATA                 (dev_priv->mipi_mmio_base + 0xb84c)
10735 #define MIPI_DPI_DATA(port)             _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
10736 #define  COMMAND_BYTE_SHIFT                             0
10737 #define  COMMAND_BYTE_MASK                              (0x3f << 0)
10738 
10739 #define _MIPIA_INIT_COUNT               (dev_priv->mipi_mmio_base + 0xb050)
10740 #define _MIPIC_INIT_COUNT               (dev_priv->mipi_mmio_base + 0xb850)
10741 #define MIPI_INIT_COUNT(port)           _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
10742 #define  MASTER_INIT_TIMER_SHIFT                        0
10743 #define  MASTER_INIT_TIMER_MASK                         (0xffff << 0)
10744 
10745 #define _MIPIA_MAX_RETURN_PKT_SIZE      (dev_priv->mipi_mmio_base + 0xb054)
10746 #define _MIPIC_MAX_RETURN_PKT_SIZE      (dev_priv->mipi_mmio_base + 0xb854)
10747 #define MIPI_MAX_RETURN_PKT_SIZE(port)  _MMIO_MIPI(port, \
10748                         _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
10749 #define  MAX_RETURN_PKT_SIZE_SHIFT                      0
10750 #define  MAX_RETURN_PKT_SIZE_MASK                       (0x3ff << 0)
10751 
10752 #define _MIPIA_VIDEO_MODE_FORMAT        (dev_priv->mipi_mmio_base + 0xb058)
10753 #define _MIPIC_VIDEO_MODE_FORMAT        (dev_priv->mipi_mmio_base + 0xb858)
10754 #define MIPI_VIDEO_MODE_FORMAT(port)    _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
10755 #define  RANDOM_DPI_DISPLAY_RESOLUTION                  (1 << 4)
10756 #define  DISABLE_VIDEO_BTA                              (1 << 3)
10757 #define  IP_TG_CONFIG                                   (1 << 2)
10758 #define  VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE           (1 << 0)
10759 #define  VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS          (2 << 0)
10760 #define  VIDEO_MODE_BURST                               (3 << 0)
10761 
10762 #define _MIPIA_EOT_DISABLE              (dev_priv->mipi_mmio_base + 0xb05c)
10763 #define _MIPIC_EOT_DISABLE              (dev_priv->mipi_mmio_base + 0xb85c)
10764 #define MIPI_EOT_DISABLE(port)          _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
10765 #define  BXT_DEFEATURE_DPI_FIFO_CTR                     (1 << 9)
10766 #define  BXT_DPHY_DEFEATURE_EN                          (1 << 8)
10767 #define  LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE           (1 << 7)
10768 #define  HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE           (1 << 6)
10769 #define  LOW_CONTENTION_RECOVERY_DISABLE                (1 << 5)
10770 #define  HIGH_CONTENTION_RECOVERY_DISABLE               (1 << 4)
10771 #define  TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10772 #define  TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE          (1 << 2)
10773 #define  CLOCKSTOP                                      (1 << 1)
10774 #define  EOT_DISABLE                                    (1 << 0)
10775 
10776 #define _MIPIA_LP_BYTECLK               (dev_priv->mipi_mmio_base + 0xb060)
10777 #define _MIPIC_LP_BYTECLK               (dev_priv->mipi_mmio_base + 0xb860)
10778 #define MIPI_LP_BYTECLK(port)           _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
10779 #define  LP_BYTECLK_SHIFT                               0
10780 #define  LP_BYTECLK_MASK                                (0xffff << 0)
10781 
10782 #define _MIPIA_TLPX_TIME_COUNT          (dev_priv->mipi_mmio_base + 0xb0a4)
10783 #define _MIPIC_TLPX_TIME_COUNT          (dev_priv->mipi_mmio_base + 0xb8a4)
10784 #define MIPI_TLPX_TIME_COUNT(port)       _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10785 
10786 #define _MIPIA_CLK_LANE_TIMING          (dev_priv->mipi_mmio_base + 0xb098)
10787 #define _MIPIC_CLK_LANE_TIMING          (dev_priv->mipi_mmio_base + 0xb898)
10788 #define MIPI_CLK_LANE_TIMING(port)       _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10789 
10790 /* bits 31:0 */
10791 #define _MIPIA_LP_GEN_DATA              (dev_priv->mipi_mmio_base + 0xb064)
10792 #define _MIPIC_LP_GEN_DATA              (dev_priv->mipi_mmio_base + 0xb864)
10793 #define MIPI_LP_GEN_DATA(port)          _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
10794 
10795 /* bits 31:0 */
10796 #define _MIPIA_HS_GEN_DATA              (dev_priv->mipi_mmio_base + 0xb068)
10797 #define _MIPIC_HS_GEN_DATA              (dev_priv->mipi_mmio_base + 0xb868)
10798 #define MIPI_HS_GEN_DATA(port)          _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
10799 
10800 #define _MIPIA_LP_GEN_CTRL              (dev_priv->mipi_mmio_base + 0xb06c)
10801 #define _MIPIC_LP_GEN_CTRL              (dev_priv->mipi_mmio_base + 0xb86c)
10802 #define MIPI_LP_GEN_CTRL(port)          _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
10803 #define _MIPIA_HS_GEN_CTRL              (dev_priv->mipi_mmio_base + 0xb070)
10804 #define _MIPIC_HS_GEN_CTRL              (dev_priv->mipi_mmio_base + 0xb870)
10805 #define MIPI_HS_GEN_CTRL(port)          _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
10806 #define  LONG_PACKET_WORD_COUNT_SHIFT                   8
10807 #define  LONG_PACKET_WORD_COUNT_MASK                    (0xffff << 8)
10808 #define  SHORT_PACKET_PARAM_SHIFT                       8
10809 #define  SHORT_PACKET_PARAM_MASK                        (0xffff << 8)
10810 #define  VIRTUAL_CHANNEL_SHIFT                          6
10811 #define  VIRTUAL_CHANNEL_MASK                           (3 << 6)
10812 #define  DATA_TYPE_SHIFT                                0
10813 #define  DATA_TYPE_MASK                                 (0x3f << 0)
10814 /* data type values, see include/video/mipi_display.h */
10815 
10816 #define _MIPIA_GEN_FIFO_STAT            (dev_priv->mipi_mmio_base + 0xb074)
10817 #define _MIPIC_GEN_FIFO_STAT            (dev_priv->mipi_mmio_base + 0xb874)
10818 #define MIPI_GEN_FIFO_STAT(port)        _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
10819 #define  DPI_FIFO_EMPTY                                 (1 << 28)
10820 #define  DBI_FIFO_EMPTY                                 (1 << 27)
10821 #define  LP_CTRL_FIFO_EMPTY                             (1 << 26)
10822 #define  LP_CTRL_FIFO_HALF_EMPTY                        (1 << 25)
10823 #define  LP_CTRL_FIFO_FULL                              (1 << 24)
10824 #define  HS_CTRL_FIFO_EMPTY                             (1 << 18)
10825 #define  HS_CTRL_FIFO_HALF_EMPTY                        (1 << 17)
10826 #define  HS_CTRL_FIFO_FULL                              (1 << 16)
10827 #define  LP_DATA_FIFO_EMPTY                             (1 << 10)
10828 #define  LP_DATA_FIFO_HALF_EMPTY                        (1 << 9)
10829 #define  LP_DATA_FIFO_FULL                              (1 << 8)
10830 #define  HS_DATA_FIFO_EMPTY                             (1 << 2)
10831 #define  HS_DATA_FIFO_HALF_EMPTY                        (1 << 1)
10832 #define  HS_DATA_FIFO_FULL                              (1 << 0)
10833 
10834 #define _MIPIA_HS_LS_DBI_ENABLE         (dev_priv->mipi_mmio_base + 0xb078)
10835 #define _MIPIC_HS_LS_DBI_ENABLE         (dev_priv->mipi_mmio_base + 0xb878)
10836 #define MIPI_HS_LP_DBI_ENABLE(port)     _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
10837 #define  DBI_HS_LP_MODE_MASK                            (1 << 0)
10838 #define  DBI_LP_MODE                                    (1 << 0)
10839 #define  DBI_HS_MODE                                    (0 << 0)
10840 
10841 #define _MIPIA_DPHY_PARAM               (dev_priv->mipi_mmio_base + 0xb080)
10842 #define _MIPIC_DPHY_PARAM               (dev_priv->mipi_mmio_base + 0xb880)
10843 #define MIPI_DPHY_PARAM(port)           _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
10844 #define  EXIT_ZERO_COUNT_SHIFT                          24
10845 #define  EXIT_ZERO_COUNT_MASK                           (0x3f << 24)
10846 #define  TRAIL_COUNT_SHIFT                              16
10847 #define  TRAIL_COUNT_MASK                               (0x1f << 16)
10848 #define  CLK_ZERO_COUNT_SHIFT                           8
10849 #define  CLK_ZERO_COUNT_MASK                            (0xff << 8)
10850 #define  PREPARE_COUNT_SHIFT                            0
10851 #define  PREPARE_COUNT_MASK                             (0x3f << 0)
10852 
10853 #define _ICL_DSI_T_INIT_MASTER_0        0x6b088
10854 #define _ICL_DSI_T_INIT_MASTER_1        0x6b888
10855 #define ICL_DSI_T_INIT_MASTER(port)     _MMIO_PORT(port,        \
10856                                                    _ICL_DSI_T_INIT_MASTER_0,\
10857                                                    _ICL_DSI_T_INIT_MASTER_1)
10858 
10859 #define _DPHY_CLK_TIMING_PARAM_0        0x162180
10860 #define _DPHY_CLK_TIMING_PARAM_1        0x6c180
10861 #define DPHY_CLK_TIMING_PARAM(port)     _MMIO_PORT(port,        \
10862                                                    _DPHY_CLK_TIMING_PARAM_0,\
10863                                                    _DPHY_CLK_TIMING_PARAM_1)
10864 #define _DSI_CLK_TIMING_PARAM_0         0x6b080
10865 #define _DSI_CLK_TIMING_PARAM_1         0x6b880
10866 #define DSI_CLK_TIMING_PARAM(port)      _MMIO_PORT(port,        \
10867                                                    _DSI_CLK_TIMING_PARAM_0,\
10868                                                    _DSI_CLK_TIMING_PARAM_1)
10869 #define  CLK_PREPARE_OVERRIDE           (1 << 31)
10870 #define  CLK_PREPARE(x)         ((x) << 28)
10871 #define  CLK_PREPARE_MASK               (0x7 << 28)
10872 #define  CLK_PREPARE_SHIFT              28
10873 #define  CLK_ZERO_OVERRIDE              (1 << 27)
10874 #define  CLK_ZERO(x)                    ((x) << 20)
10875 #define  CLK_ZERO_MASK                  (0xf << 20)
10876 #define  CLK_ZERO_SHIFT         20
10877 #define  CLK_PRE_OVERRIDE               (1 << 19)
10878 #define  CLK_PRE(x)                     ((x) << 16)
10879 #define  CLK_PRE_MASK                   (0x3 << 16)
10880 #define  CLK_PRE_SHIFT                  16
10881 #define  CLK_POST_OVERRIDE              (1 << 15)
10882 #define  CLK_POST(x)                    ((x) << 8)
10883 #define  CLK_POST_MASK                  (0x7 << 8)
10884 #define  CLK_POST_SHIFT         8
10885 #define  CLK_TRAIL_OVERRIDE             (1 << 7)
10886 #define  CLK_TRAIL(x)                   ((x) << 0)
10887 #define  CLK_TRAIL_MASK         (0xf << 0)
10888 #define  CLK_TRAIL_SHIFT                0
10889 
10890 #define _DPHY_DATA_TIMING_PARAM_0       0x162184
10891 #define _DPHY_DATA_TIMING_PARAM_1       0x6c184
10892 #define DPHY_DATA_TIMING_PARAM(port)    _MMIO_PORT(port,        \
10893                                                    _DPHY_DATA_TIMING_PARAM_0,\
10894                                                    _DPHY_DATA_TIMING_PARAM_1)
10895 #define _DSI_DATA_TIMING_PARAM_0        0x6B084
10896 #define _DSI_DATA_TIMING_PARAM_1        0x6B884
10897 #define DSI_DATA_TIMING_PARAM(port)     _MMIO_PORT(port,        \
10898                                                    _DSI_DATA_TIMING_PARAM_0,\
10899                                                    _DSI_DATA_TIMING_PARAM_1)
10900 #define  HS_PREPARE_OVERRIDE            (1 << 31)
10901 #define  HS_PREPARE(x)                  ((x) << 24)
10902 #define  HS_PREPARE_MASK                (0x7 << 24)
10903 #define  HS_PREPARE_SHIFT               24
10904 #define  HS_ZERO_OVERRIDE               (1 << 23)
10905 #define  HS_ZERO(x)                     ((x) << 16)
10906 #define  HS_ZERO_MASK                   (0xf << 16)
10907 #define  HS_ZERO_SHIFT                  16
10908 #define  HS_TRAIL_OVERRIDE              (1 << 15)
10909 #define  HS_TRAIL(x)                    ((x) << 8)
10910 #define  HS_TRAIL_MASK                  (0x7 << 8)
10911 #define  HS_TRAIL_SHIFT         8
10912 #define  HS_EXIT_OVERRIDE               (1 << 7)
10913 #define  HS_EXIT(x)                     ((x) << 0)
10914 #define  HS_EXIT_MASK                   (0x7 << 0)
10915 #define  HS_EXIT_SHIFT                  0
10916 
10917 #define _DPHY_TA_TIMING_PARAM_0         0x162188
10918 #define _DPHY_TA_TIMING_PARAM_1         0x6c188
10919 #define DPHY_TA_TIMING_PARAM(port)      _MMIO_PORT(port,        \
10920                                                    _DPHY_TA_TIMING_PARAM_0,\
10921                                                    _DPHY_TA_TIMING_PARAM_1)
10922 #define _DSI_TA_TIMING_PARAM_0          0x6b098
10923 #define _DSI_TA_TIMING_PARAM_1          0x6b898
10924 #define DSI_TA_TIMING_PARAM(port)       _MMIO_PORT(port,        \
10925                                                    _DSI_TA_TIMING_PARAM_0,\
10926                                                    _DSI_TA_TIMING_PARAM_1)
10927 #define  TA_SURE_OVERRIDE               (1 << 31)
10928 #define  TA_SURE(x)                     ((x) << 16)
10929 #define  TA_SURE_MASK                   (0x1f << 16)
10930 #define  TA_SURE_SHIFT                  16
10931 #define  TA_GO_OVERRIDE         (1 << 15)
10932 #define  TA_GO(x)                       ((x) << 8)
10933 #define  TA_GO_MASK                     (0xf << 8)
10934 #define  TA_GO_SHIFT                    8
10935 #define  TA_GET_OVERRIDE                (1 << 7)
10936 #define  TA_GET(x)                      ((x) << 0)
10937 #define  TA_GET_MASK                    (0xf << 0)
10938 #define  TA_GET_SHIFT                   0
10939 
10940 /* DSI transcoder configuration */
10941 #define _DSI_TRANS_FUNC_CONF_0          0x6b030
10942 #define _DSI_TRANS_FUNC_CONF_1          0x6b830
10943 #define DSI_TRANS_FUNC_CONF(tc)         _MMIO_DSI(tc,   \
10944                                                   _DSI_TRANS_FUNC_CONF_0,\
10945                                                   _DSI_TRANS_FUNC_CONF_1)
10946 #define  OP_MODE_MASK                   (0x3 << 28)
10947 #define  OP_MODE_SHIFT                  28
10948 #define  CMD_MODE_NO_GATE               (0x0 << 28)
10949 #define  CMD_MODE_TE_GATE               (0x1 << 28)
10950 #define  VIDEO_MODE_SYNC_EVENT          (0x2 << 28)
10951 #define  VIDEO_MODE_SYNC_PULSE          (0x3 << 28)
10952 #define  LINK_READY                     (1 << 20)
10953 #define  PIX_FMT_MASK                   (0x3 << 16)
10954 #define  PIX_FMT_SHIFT                  16
10955 #define  PIX_FMT_RGB565                 (0x0 << 16)
10956 #define  PIX_FMT_RGB666_PACKED          (0x1 << 16)
10957 #define  PIX_FMT_RGB666_LOOSE           (0x2 << 16)
10958 #define  PIX_FMT_RGB888                 (0x3 << 16)
10959 #define  PIX_FMT_RGB101010              (0x4 << 16)
10960 #define  PIX_FMT_RGB121212              (0x5 << 16)
10961 #define  PIX_FMT_COMPRESSED             (0x6 << 16)
10962 #define  BGR_TRANSMISSION               (1 << 15)
10963 #define  PIX_VIRT_CHAN(x)               ((x) << 12)
10964 #define  PIX_VIRT_CHAN_MASK             (0x3 << 12)
10965 #define  PIX_VIRT_CHAN_SHIFT            12
10966 #define  PIX_BUF_THRESHOLD_MASK         (0x3 << 10)
10967 #define  PIX_BUF_THRESHOLD_SHIFT        10
10968 #define  PIX_BUF_THRESHOLD_1_4          (0x0 << 10)
10969 #define  PIX_BUF_THRESHOLD_1_2          (0x1 << 10)
10970 #define  PIX_BUF_THRESHOLD_3_4          (0x2 << 10)
10971 #define  PIX_BUF_THRESHOLD_FULL         (0x3 << 10)
10972 #define  CONTINUOUS_CLK_MASK            (0x3 << 8)
10973 #define  CONTINUOUS_CLK_SHIFT           8
10974 #define  CLK_ENTER_LP_AFTER_DATA        (0x0 << 8)
10975 #define  CLK_HS_OR_LP                   (0x2 << 8)
10976 #define  CLK_HS_CONTINUOUS              (0x3 << 8)
10977 #define  LINK_CALIBRATION_MASK          (0x3 << 4)
10978 #define  LINK_CALIBRATION_SHIFT         4
10979 #define  CALIBRATION_DISABLED           (0x0 << 4)
10980 #define  CALIBRATION_ENABLED_INITIAL_ONLY       (0x2 << 4)
10981 #define  CALIBRATION_ENABLED_INITIAL_PERIODIC   (0x3 << 4)
10982 #define  BLANKING_PACKET_ENABLE         (1 << 2)
10983 #define  S3D_ORIENTATION_LANDSCAPE      (1 << 1)
10984 #define  EOTP_DISABLED                  (1 << 0)
10985 
10986 #define _DSI_CMD_RXCTL_0                0x6b0d4
10987 #define _DSI_CMD_RXCTL_1                0x6b8d4
10988 #define DSI_CMD_RXCTL(tc)               _MMIO_DSI(tc,   \
10989                                                   _DSI_CMD_RXCTL_0,\
10990                                                   _DSI_CMD_RXCTL_1)
10991 #define  READ_UNLOADS_DW                (1 << 16)
10992 #define  RECEIVED_UNASSIGNED_TRIGGER    (1 << 15)
10993 #define  RECEIVED_ACKNOWLEDGE_TRIGGER   (1 << 14)
10994 #define  RECEIVED_TEAR_EFFECT_TRIGGER   (1 << 13)
10995 #define  RECEIVED_RESET_TRIGGER         (1 << 12)
10996 #define  RECEIVED_PAYLOAD_WAS_LOST      (1 << 11)
10997 #define  RECEIVED_CRC_WAS_LOST          (1 << 10)
10998 #define  NUMBER_RX_PLOAD_DW_MASK        (0xff << 0)
10999 #define  NUMBER_RX_PLOAD_DW_SHIFT       0
11000 
11001 #define _DSI_CMD_TXCTL_0                0x6b0d0
11002 #define _DSI_CMD_TXCTL_1                0x6b8d0
11003 #define DSI_CMD_TXCTL(tc)               _MMIO_DSI(tc,   \
11004                                                   _DSI_CMD_TXCTL_0,\
11005                                                   _DSI_CMD_TXCTL_1)
11006 #define  KEEP_LINK_IN_HS                (1 << 24)
11007 #define  FREE_HEADER_CREDIT_MASK        (0x1f << 8)
11008 #define  FREE_HEADER_CREDIT_SHIFT       0x8
11009 #define  FREE_PLOAD_CREDIT_MASK         (0xff << 0)
11010 #define  FREE_PLOAD_CREDIT_SHIFT        0
11011 #define  MAX_HEADER_CREDIT              0x10
11012 #define  MAX_PLOAD_CREDIT               0x40
11013 
11014 #define _DSI_CMD_TXHDR_0                0x6b100
11015 #define _DSI_CMD_TXHDR_1                0x6b900
11016 #define DSI_CMD_TXHDR(tc)               _MMIO_DSI(tc,   \
11017                                                   _DSI_CMD_TXHDR_0,\
11018                                                   _DSI_CMD_TXHDR_1)
11019 #define  PAYLOAD_PRESENT                (1 << 31)
11020 #define  LP_DATA_TRANSFER               (1 << 30)
11021 #define  VBLANK_FENCE                   (1 << 29)
11022 #define  PARAM_WC_MASK                  (0xffff << 8)
11023 #define  PARAM_WC_LOWER_SHIFT           8
11024 #define  PARAM_WC_UPPER_SHIFT           16
11025 #define  VC_MASK                        (0x3 << 6)
11026 #define  VC_SHIFT                       6
11027 #define  DT_MASK                        (0x3f << 0)
11028 #define  DT_SHIFT                       0
11029 
11030 #define _DSI_CMD_TXPYLD_0               0x6b104
11031 #define _DSI_CMD_TXPYLD_1               0x6b904
11032 #define DSI_CMD_TXPYLD(tc)              _MMIO_DSI(tc,   \
11033                                                   _DSI_CMD_TXPYLD_0,\
11034                                                   _DSI_CMD_TXPYLD_1)
11035 
11036 #define _DSI_LP_MSG_0                   0x6b0d8
11037 #define _DSI_LP_MSG_1                   0x6b8d8
11038 #define DSI_LP_MSG(tc)                  _MMIO_DSI(tc,   \
11039                                                   _DSI_LP_MSG_0,\
11040                                                   _DSI_LP_MSG_1)
11041 #define  LPTX_IN_PROGRESS               (1 << 17)
11042 #define  LINK_IN_ULPS                   (1 << 16)
11043 #define  LINK_ULPS_TYPE_LP11            (1 << 8)
11044 #define  LINK_ENTER_ULPS                (1 << 0)
11045 
11046 /* DSI timeout registers */
11047 #define _DSI_HSTX_TO_0                  0x6b044
11048 #define _DSI_HSTX_TO_1                  0x6b844
11049 #define DSI_HSTX_TO(tc)                 _MMIO_DSI(tc,   \
11050                                                   _DSI_HSTX_TO_0,\
11051                                                   _DSI_HSTX_TO_1)
11052 #define  HSTX_TIMEOUT_VALUE_MASK        (0xffff << 16)
11053 #define  HSTX_TIMEOUT_VALUE_SHIFT       16
11054 #define  HSTX_TIMEOUT_VALUE(x)          ((x) << 16)
11055 #define  HSTX_TIMED_OUT                 (1 << 0)
11056 
11057 #define _DSI_LPRX_HOST_TO_0             0x6b048
11058 #define _DSI_LPRX_HOST_TO_1             0x6b848
11059 #define DSI_LPRX_HOST_TO(tc)            _MMIO_DSI(tc,   \
11060                                                   _DSI_LPRX_HOST_TO_0,\
11061                                                   _DSI_LPRX_HOST_TO_1)
11062 #define  LPRX_TIMED_OUT                 (1 << 16)
11063 #define  LPRX_TIMEOUT_VALUE_MASK        (0xffff << 0)
11064 #define  LPRX_TIMEOUT_VALUE_SHIFT       0
11065 #define  LPRX_TIMEOUT_VALUE(x)          ((x) << 0)
11066 
11067 #define _DSI_PWAIT_TO_0                 0x6b040
11068 #define _DSI_PWAIT_TO_1                 0x6b840
11069 #define DSI_PWAIT_TO(tc)                _MMIO_DSI(tc,   \
11070                                                   _DSI_PWAIT_TO_0,\
11071                                                   _DSI_PWAIT_TO_1)
11072 #define  PRESET_TIMEOUT_VALUE_MASK      (0xffff << 16)
11073 #define  PRESET_TIMEOUT_VALUE_SHIFT     16
11074 #define  PRESET_TIMEOUT_VALUE(x)        ((x) << 16)
11075 #define  PRESPONSE_TIMEOUT_VALUE_MASK   (0xffff << 0)
11076 #define  PRESPONSE_TIMEOUT_VALUE_SHIFT  0
11077 #define  PRESPONSE_TIMEOUT_VALUE(x)     ((x) << 0)
11078 
11079 #define _DSI_TA_TO_0                    0x6b04c
11080 #define _DSI_TA_TO_1                    0x6b84c
11081 #define DSI_TA_TO(tc)                   _MMIO_DSI(tc,   \
11082                                                   _DSI_TA_TO_0,\
11083                                                   _DSI_TA_TO_1)
11084 #define  TA_TIMED_OUT                   (1 << 16)
11085 #define  TA_TIMEOUT_VALUE_MASK          (0xffff << 0)
11086 #define  TA_TIMEOUT_VALUE_SHIFT         0
11087 #define  TA_TIMEOUT_VALUE(x)            ((x) << 0)
11088 
11089 /* bits 31:0 */
11090 #define _MIPIA_DBI_BW_CTRL              (dev_priv->mipi_mmio_base + 0xb084)
11091 #define _MIPIC_DBI_BW_CTRL              (dev_priv->mipi_mmio_base + 0xb884)
11092 #define MIPI_DBI_BW_CTRL(port)          _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
11093 
11094 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT         (dev_priv->mipi_mmio_base + 0xb088)
11095 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT         (dev_priv->mipi_mmio_base + 0xb888)
11096 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port)     _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
11097 #define  LP_HS_SSW_CNT_SHIFT                            16
11098 #define  LP_HS_SSW_CNT_MASK                             (0xffff << 16)
11099 #define  HS_LP_PWR_SW_CNT_SHIFT                         0
11100 #define  HS_LP_PWR_SW_CNT_MASK                          (0xffff << 0)
11101 
11102 #define _MIPIA_STOP_STATE_STALL         (dev_priv->mipi_mmio_base + 0xb08c)
11103 #define _MIPIC_STOP_STATE_STALL         (dev_priv->mipi_mmio_base + 0xb88c)
11104 #define MIPI_STOP_STATE_STALL(port)     _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
11105 #define  STOP_STATE_STALL_COUNTER_SHIFT                 0
11106 #define  STOP_STATE_STALL_COUNTER_MASK                  (0xff << 0)
11107 
11108 #define _MIPIA_INTR_STAT_REG_1          (dev_priv->mipi_mmio_base + 0xb090)
11109 #define _MIPIC_INTR_STAT_REG_1          (dev_priv->mipi_mmio_base + 0xb890)
11110 #define MIPI_INTR_STAT_REG_1(port)      _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
11111 #define _MIPIA_INTR_EN_REG_1            (dev_priv->mipi_mmio_base + 0xb094)
11112 #define _MIPIC_INTR_EN_REG_1            (dev_priv->mipi_mmio_base + 0xb894)
11113 #define MIPI_INTR_EN_REG_1(port)        _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
11114 #define  RX_CONTENTION_DETECTED                         (1 << 0)
11115 
11116 /* XXX: only pipe A ?!? */
11117 #define MIPIA_DBI_TYPEC_CTRL            (dev_priv->mipi_mmio_base + 0xb100)
11118 #define  DBI_TYPEC_ENABLE                               (1 << 31)
11119 #define  DBI_TYPEC_WIP                                  (1 << 30)
11120 #define  DBI_TYPEC_OPTION_SHIFT                         28
11121 #define  DBI_TYPEC_OPTION_MASK                          (3 << 28)
11122 #define  DBI_TYPEC_FREQ_SHIFT                           24
11123 #define  DBI_TYPEC_FREQ_MASK                            (0xf << 24)
11124 #define  DBI_TYPEC_OVERRIDE                             (1 << 8)
11125 #define  DBI_TYPEC_OVERRIDE_COUNTER_SHIFT               0
11126 #define  DBI_TYPEC_OVERRIDE_COUNTER_MASK                (0xff << 0)
11127 
11128 
11129 /* MIPI adapter registers */
11130 
11131 #define _MIPIA_CTRL                     (dev_priv->mipi_mmio_base + 0xb104)
11132 #define _MIPIC_CTRL                     (dev_priv->mipi_mmio_base + 0xb904)
11133 #define MIPI_CTRL(port)                 _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
11134 #define  ESCAPE_CLOCK_DIVIDER_SHIFT                     5 /* A only */
11135 #define  ESCAPE_CLOCK_DIVIDER_MASK                      (3 << 5)
11136 #define  ESCAPE_CLOCK_DIVIDER_1                         (0 << 5)
11137 #define  ESCAPE_CLOCK_DIVIDER_2                         (1 << 5)
11138 #define  ESCAPE_CLOCK_DIVIDER_4                         (2 << 5)
11139 #define  READ_REQUEST_PRIORITY_SHIFT                    3
11140 #define  READ_REQUEST_PRIORITY_MASK                     (3 << 3)
11141 #define  READ_REQUEST_PRIORITY_LOW                      (0 << 3)
11142 #define  READ_REQUEST_PRIORITY_HIGH                     (3 << 3)
11143 #define  RGB_FLIP_TO_BGR                                (1 << 2)
11144 
11145 #define  BXT_PIPE_SELECT_SHIFT                          7
11146 #define  BXT_PIPE_SELECT_MASK                           (7 << 7)
11147 #define  BXT_PIPE_SELECT(pipe)                          ((pipe) << 7)
11148 #define  GLK_PHY_STATUS_PORT_READY                      (1 << 31) /* RO */
11149 #define  GLK_ULPS_NOT_ACTIVE                            (1 << 30) /* RO */
11150 #define  GLK_MIPIIO_RESET_RELEASED                      (1 << 28)
11151 #define  GLK_CLOCK_LANE_STOP_STATE                      (1 << 27) /* RO */
11152 #define  GLK_DATA_LANE_STOP_STATE                       (1 << 26) /* RO */
11153 #define  GLK_LP_WAKE                                    (1 << 22)
11154 #define  GLK_LP11_LOW_PWR_MODE                          (1 << 21)
11155 #define  GLK_LP00_LOW_PWR_MODE                          (1 << 20)
11156 #define  GLK_FIREWALL_ENABLE                            (1 << 16)
11157 #define  BXT_PIXEL_OVERLAP_CNT_MASK                     (0xf << 10)
11158 #define  BXT_PIXEL_OVERLAP_CNT_SHIFT                    10
11159 #define  BXT_DSC_ENABLE                                 (1 << 3)
11160 #define  BXT_RGB_FLIP                                   (1 << 2)
11161 #define  GLK_MIPIIO_PORT_POWERED                        (1 << 1) /* RO */
11162 #define  GLK_MIPIIO_ENABLE                              (1 << 0)
11163 
11164 #define _MIPIA_DATA_ADDRESS             (dev_priv->mipi_mmio_base + 0xb108)
11165 #define _MIPIC_DATA_ADDRESS             (dev_priv->mipi_mmio_base + 0xb908)
11166 #define MIPI_DATA_ADDRESS(port)         _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
11167 #define  DATA_MEM_ADDRESS_SHIFT                         5
11168 #define  DATA_MEM_ADDRESS_MASK                          (0x7ffffff << 5)
11169 #define  DATA_VALID                                     (1 << 0)
11170 
11171 #define _MIPIA_DATA_LENGTH              (dev_priv->mipi_mmio_base + 0xb10c)
11172 #define _MIPIC_DATA_LENGTH              (dev_priv->mipi_mmio_base + 0xb90c)
11173 #define MIPI_DATA_LENGTH(port)          _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
11174 #define  DATA_LENGTH_SHIFT                              0
11175 #define  DATA_LENGTH_MASK                               (0xfffff << 0)
11176 
11177 #define _MIPIA_COMMAND_ADDRESS          (dev_priv->mipi_mmio_base + 0xb110)
11178 #define _MIPIC_COMMAND_ADDRESS          (dev_priv->mipi_mmio_base + 0xb910)
11179 #define MIPI_COMMAND_ADDRESS(port)      _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
11180 #define  COMMAND_MEM_ADDRESS_SHIFT                      5
11181 #define  COMMAND_MEM_ADDRESS_MASK                       (0x7ffffff << 5)
11182 #define  AUTO_PWG_ENABLE                                (1 << 2)
11183 #define  MEMORY_WRITE_DATA_FROM_PIPE_RENDERING          (1 << 1)
11184 #define  COMMAND_VALID                                  (1 << 0)
11185 
11186 #define _MIPIA_COMMAND_LENGTH           (dev_priv->mipi_mmio_base + 0xb114)
11187 #define _MIPIC_COMMAND_LENGTH           (dev_priv->mipi_mmio_base + 0xb914)
11188 #define MIPI_COMMAND_LENGTH(port)       _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
11189 #define  COMMAND_LENGTH_SHIFT(n)                        (8 * (n)) /* n: 0...3 */
11190 #define  COMMAND_LENGTH_MASK(n)                         (0xff << (8 * (n)))
11191 
11192 #define _MIPIA_READ_DATA_RETURN0        (dev_priv->mipi_mmio_base + 0xb118)
11193 #define _MIPIC_READ_DATA_RETURN0        (dev_priv->mipi_mmio_base + 0xb918)
11194 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
11195 
11196 #define _MIPIA_READ_DATA_VALID          (dev_priv->mipi_mmio_base + 0xb138)
11197 #define _MIPIC_READ_DATA_VALID          (dev_priv->mipi_mmio_base + 0xb938)
11198 #define MIPI_READ_DATA_VALID(port)      _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
11199 #define  READ_DATA_VALID(n)                             (1 << (n))
11200 
11201 /* MOCS (Memory Object Control State) registers */
11202 #define GEN9_LNCFCMOCS(i)       _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
11203 
11204 #define GEN9_GFX_MOCS(i)        _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11205 #define GEN9_MFX0_MOCS(i)       _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11206 #define GEN9_MFX1_MOCS(i)       _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11207 #define GEN9_VEBOX_MOCS(i)      _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11208 #define GEN9_BLT_MOCS(i)        _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
11209 /* Media decoder 2 MOCS registers */
11210 #define GEN11_MFX2_MOCS(i)      _MMIO(0x10000 + (i) * 4)
11211 
11212 #define GEN10_SCRATCH_LNCF2             _MMIO(0xb0a0)
11213 #define   PMFLUSHDONE_LNICRSDROP        (1 << 20)
11214 #define   PMFLUSH_GAPL3UNBLOCK          (1 << 21)
11215 #define   PMFLUSHDONE_LNEBLK            (1 << 22)
11216 
11217 #define GEN12_GLOBAL_MOCS(i)    _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
11218 
11219 /* gamt regs */
11220 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11221 #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW  0x67F1427F /* max/min for LRA1/2 */
11222 #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV  0x5FF101FF /* max/min for LRA1/2 */
11223 #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL  0x67F1427F /*    "        " */
11224 #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT  0x5FF101FF /*    "        " */
11225 
11226 #define MMCD_MISC_CTRL          _MMIO(0x4ddc) /* skl+ */
11227 #define  MMCD_PCLA              (1 << 31)
11228 #define  MMCD_HOTSPOT_EN        (1 << 27)
11229 
11230 #define _ICL_PHY_MISC_A         0x64C00
11231 #define _ICL_PHY_MISC_B         0x64C04
11232 #define ICL_PHY_MISC(port)      _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11233                                                  _ICL_PHY_MISC_B)
11234 #define  ICL_PHY_MISC_MUX_DDID                  (1 << 28)
11235 #define  ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN       (1 << 23)
11236 
11237 /* Icelake Display Stream Compression Registers */
11238 #define DSCA_PICTURE_PARAMETER_SET_0            _MMIO(0x6B200)
11239 #define DSCC_PICTURE_PARAMETER_SET_0            _MMIO(0x6BA00)
11240 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB    0x78270
11241 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB    0x78370
11242 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC    0x78470
11243 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC    0x78570
11244 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11245                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11246                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11247 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11248                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11249                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11250 #define  DSC_VBR_ENABLE                 (1 << 19)
11251 #define  DSC_422_ENABLE                 (1 << 18)
11252 #define  DSC_COLOR_SPACE_CONVERSION     (1 << 17)
11253 #define  DSC_BLOCK_PREDICTION           (1 << 16)
11254 #define  DSC_LINE_BUF_DEPTH_SHIFT       12
11255 #define  DSC_BPC_SHIFT                  8
11256 #define  DSC_VER_MIN_SHIFT              4
11257 #define  DSC_VER_MAJ                    (0x1 << 0)
11258 
11259 #define DSCA_PICTURE_PARAMETER_SET_1            _MMIO(0x6B204)
11260 #define DSCC_PICTURE_PARAMETER_SET_1            _MMIO(0x6BA04)
11261 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB    0x78274
11262 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB    0x78374
11263 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC    0x78474
11264 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC    0x78574
11265 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11266                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11267                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11268 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11269                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11270                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11271 #define  DSC_BPP(bpp)                           ((bpp) << 0)
11272 
11273 #define DSCA_PICTURE_PARAMETER_SET_2            _MMIO(0x6B208)
11274 #define DSCC_PICTURE_PARAMETER_SET_2            _MMIO(0x6BA08)
11275 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB    0x78278
11276 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB    0x78378
11277 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC    0x78478
11278 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC    0x78578
11279 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11280                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11281                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11282 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11283                                             _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11284                                             _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11285 #define  DSC_PIC_WIDTH(pic_width)       ((pic_width) << 16)
11286 #define  DSC_PIC_HEIGHT(pic_height)     ((pic_height) << 0)
11287 
11288 #define DSCA_PICTURE_PARAMETER_SET_3            _MMIO(0x6B20C)
11289 #define DSCC_PICTURE_PARAMETER_SET_3            _MMIO(0x6BA0C)
11290 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB    0x7827C
11291 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB    0x7837C
11292 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC    0x7847C
11293 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC    0x7857C
11294 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11295                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11296                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11297 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11298                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11299                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11300 #define  DSC_SLICE_WIDTH(slice_width)   ((slice_width) << 16)
11301 #define  DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11302 
11303 #define DSCA_PICTURE_PARAMETER_SET_4            _MMIO(0x6B210)
11304 #define DSCC_PICTURE_PARAMETER_SET_4            _MMIO(0x6BA10)
11305 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB    0x78280
11306 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB    0x78380
11307 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC    0x78480
11308 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC    0x78580
11309 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11310                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11311                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11312 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11313                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
11314                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11315 #define  DSC_INITIAL_DEC_DELAY(dec_delay)       ((dec_delay) << 16)
11316 #define  DSC_INITIAL_XMIT_DELAY(xmit_delay)     ((xmit_delay) << 0)
11317 
11318 #define DSCA_PICTURE_PARAMETER_SET_5            _MMIO(0x6B214)
11319 #define DSCC_PICTURE_PARAMETER_SET_5            _MMIO(0x6BA14)
11320 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB    0x78284
11321 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB    0x78384
11322 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC    0x78484
11323 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC    0x78584
11324 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11325                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11326                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11327 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11328                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
11329                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
11330 #define  DSC_SCALE_DEC_INT(scale_dec)   ((scale_dec) << 16)
11331 #define  DSC_SCALE_INC_INT(scale_inc)           ((scale_inc) << 0)
11332 
11333 #define DSCA_PICTURE_PARAMETER_SET_6            _MMIO(0x6B218)
11334 #define DSCC_PICTURE_PARAMETER_SET_6            _MMIO(0x6BA18)
11335 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB    0x78288
11336 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB    0x78388
11337 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC    0x78488
11338 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC    0x78588
11339 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11340                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11341                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11342 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11343                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11344                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
11345 #define  DSC_FLATNESS_MAX_QP(max_qp)            ((max_qp) << 24)
11346 #define  DSC_FLATNESS_MIN_QP(min_qp)            ((min_qp) << 16)
11347 #define  DSC_FIRST_LINE_BPG_OFFSET(offset)      ((offset) << 8)
11348 #define  DSC_INITIAL_SCALE_VALUE(value)         ((value) << 0)
11349 
11350 #define DSCA_PICTURE_PARAMETER_SET_7            _MMIO(0x6B21C)
11351 #define DSCC_PICTURE_PARAMETER_SET_7            _MMIO(0x6BA1C)
11352 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB    0x7828C
11353 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB    0x7838C
11354 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC    0x7848C
11355 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC    0x7858C
11356 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11357                                                             _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11358                                                             _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11359 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11360                                                             _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11361                                                             _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11362 #define  DSC_NFL_BPG_OFFSET(bpg_offset)         ((bpg_offset) << 16)
11363 #define  DSC_SLICE_BPG_OFFSET(bpg_offset)       ((bpg_offset) << 0)
11364 
11365 #define DSCA_PICTURE_PARAMETER_SET_8            _MMIO(0x6B220)
11366 #define DSCC_PICTURE_PARAMETER_SET_8            _MMIO(0x6BA20)
11367 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB    0x78290
11368 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB    0x78390
11369 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC    0x78490
11370 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC    0x78590
11371 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11372                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11373                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11374 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11375                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11376                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11377 #define  DSC_INITIAL_OFFSET(initial_offset)             ((initial_offset) << 16)
11378 #define  DSC_FINAL_OFFSET(final_offset)                 ((final_offset) << 0)
11379 
11380 #define DSCA_PICTURE_PARAMETER_SET_9            _MMIO(0x6B224)
11381 #define DSCC_PICTURE_PARAMETER_SET_9            _MMIO(0x6BA24)
11382 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB    0x78294
11383 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB    0x78394
11384 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC    0x78494
11385 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC    0x78594
11386 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11387                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11388                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11389 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe)  _MMIO_PIPE((pipe) - PIPE_B, \
11390                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11391                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11392 #define  DSC_RC_EDGE_FACTOR(rc_edge_fact)       ((rc_edge_fact) << 16)
11393 #define  DSC_RC_MODEL_SIZE(rc_model_size)       ((rc_model_size) << 0)
11394 
11395 #define DSCA_PICTURE_PARAMETER_SET_10           _MMIO(0x6B228)
11396 #define DSCC_PICTURE_PARAMETER_SET_10           _MMIO(0x6BA28)
11397 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB   0x78298
11398 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB   0x78398
11399 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC   0x78498
11400 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC   0x78598
11401 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11402                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11403                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11404 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11405                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11406                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11407 #define  DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low)          ((rc_tgt_off_low) << 20)
11408 #define  DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high)        ((rc_tgt_off_high) << 16)
11409 #define  DSC_RC_QUANT_INC_LIMIT1(lim)                   ((lim) << 8)
11410 #define  DSC_RC_QUANT_INC_LIMIT0(lim)                   ((lim) << 0)
11411 
11412 #define DSCA_PICTURE_PARAMETER_SET_11           _MMIO(0x6B22C)
11413 #define DSCC_PICTURE_PARAMETER_SET_11           _MMIO(0x6BA2C)
11414 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB   0x7829C
11415 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB   0x7839C
11416 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC   0x7849C
11417 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC   0x7859C
11418 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11419                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11420                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11421 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11422                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11423                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11424 
11425 #define DSCA_PICTURE_PARAMETER_SET_12           _MMIO(0x6B260)
11426 #define DSCC_PICTURE_PARAMETER_SET_12           _MMIO(0x6BA60)
11427 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB   0x782A0
11428 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB   0x783A0
11429 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC   0x784A0
11430 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC   0x785A0
11431 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11432                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11433                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11434 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11435                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11436                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11437 
11438 #define DSCA_PICTURE_PARAMETER_SET_13           _MMIO(0x6B264)
11439 #define DSCC_PICTURE_PARAMETER_SET_13           _MMIO(0x6BA64)
11440 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB   0x782A4
11441 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB   0x783A4
11442 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC   0x784A4
11443 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC   0x785A4
11444 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11445                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11446                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11447 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11448                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11449                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11450 
11451 #define DSCA_PICTURE_PARAMETER_SET_14           _MMIO(0x6B268)
11452 #define DSCC_PICTURE_PARAMETER_SET_14           _MMIO(0x6BA68)
11453 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB   0x782A8
11454 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB   0x783A8
11455 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC   0x784A8
11456 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC   0x785A8
11457 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11458                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11459                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11460 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11461                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11462                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11463 
11464 #define DSCA_PICTURE_PARAMETER_SET_15           _MMIO(0x6B26C)
11465 #define DSCC_PICTURE_PARAMETER_SET_15           _MMIO(0x6BA6C)
11466 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB   0x782AC
11467 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB   0x783AC
11468 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC   0x784AC
11469 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC   0x785AC
11470 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11471                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11472                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11473 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11474                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11475                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11476 
11477 #define DSCA_PICTURE_PARAMETER_SET_16           _MMIO(0x6B270)
11478 #define DSCC_PICTURE_PARAMETER_SET_16           _MMIO(0x6BA70)
11479 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB   0x782B0
11480 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB   0x783B0
11481 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC   0x784B0
11482 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC   0x785B0
11483 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11484                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11485                                                            _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11486 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11487                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11488                                                            _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
11489 #define  DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame)   ((slice_row_per_frame) << 20)
11490 #define  DSC_SLICE_PER_LINE(slice_per_line)             ((slice_per_line) << 16)
11491 #define  DSC_SLICE_CHUNK_SIZE(slice_chunk_size)         ((slice_chunk_size) << 0)
11492 
11493 /* Icelake Rate Control Buffer Threshold Registers */
11494 #define DSCA_RC_BUF_THRESH_0                    _MMIO(0x6B230)
11495 #define DSCA_RC_BUF_THRESH_0_UDW                _MMIO(0x6B230 + 4)
11496 #define DSCC_RC_BUF_THRESH_0                    _MMIO(0x6BA30)
11497 #define DSCC_RC_BUF_THRESH_0_UDW                _MMIO(0x6BA30 + 4)
11498 #define _ICL_DSC0_RC_BUF_THRESH_0_PB            (0x78254)
11499 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB        (0x78254 + 4)
11500 #define _ICL_DSC1_RC_BUF_THRESH_0_PB            (0x78354)
11501 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB        (0x78354 + 4)
11502 #define _ICL_DSC0_RC_BUF_THRESH_0_PC            (0x78454)
11503 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC        (0x78454 + 4)
11504 #define _ICL_DSC1_RC_BUF_THRESH_0_PC            (0x78554)
11505 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC        (0x78554 + 4)
11506 #define ICL_DSC0_RC_BUF_THRESH_0(pipe)          _MMIO_PIPE((pipe) - PIPE_B, \
11507                                                 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11508                                                 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11509 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe)      _MMIO_PIPE((pipe) - PIPE_B, \
11510                                                 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11511                                                 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11512 #define ICL_DSC1_RC_BUF_THRESH_0(pipe)          _MMIO_PIPE((pipe) - PIPE_B, \
11513                                                 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11514                                                 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11515 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe)      _MMIO_PIPE((pipe) - PIPE_B, \
11516                                                 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11517                                                 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11518 
11519 #define DSCA_RC_BUF_THRESH_1                    _MMIO(0x6B238)
11520 #define DSCA_RC_BUF_THRESH_1_UDW                _MMIO(0x6B238 + 4)
11521 #define DSCC_RC_BUF_THRESH_1                    _MMIO(0x6BA38)
11522 #define DSCC_RC_BUF_THRESH_1_UDW                _MMIO(0x6BA38 + 4)
11523 #define _ICL_DSC0_RC_BUF_THRESH_1_PB            (0x7825C)
11524 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB        (0x7825C + 4)
11525 #define _ICL_DSC1_RC_BUF_THRESH_1_PB            (0x7835C)
11526 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB        (0x7835C + 4)
11527 #define _ICL_DSC0_RC_BUF_THRESH_1_PC            (0x7845C)
11528 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC        (0x7845C + 4)
11529 #define _ICL_DSC1_RC_BUF_THRESH_1_PC            (0x7855C)
11530 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC        (0x7855C + 4)
11531 #define ICL_DSC0_RC_BUF_THRESH_1(pipe)          _MMIO_PIPE((pipe) - PIPE_B, \
11532                                                 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11533                                                 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11534 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe)      _MMIO_PIPE((pipe) - PIPE_B, \
11535                                                 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11536                                                 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11537 #define ICL_DSC1_RC_BUF_THRESH_1(pipe)          _MMIO_PIPE((pipe) - PIPE_B, \
11538                                                 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11539                                                 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11540 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe)      _MMIO_PIPE((pipe) - PIPE_B, \
11541                                                 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11542                                                 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11543 
11544 #define PORT_TX_DFLEXDPSP(fia)                  _MMIO_FIA((fia), 0x008A0)
11545 #define   MODULAR_FIA_MASK                      (1 << 4)
11546 #define   TC_LIVE_STATE_TBT(tc_port)            (1 << ((tc_port) * 8 + 6))
11547 #define   TC_LIVE_STATE_TC(tc_port)             (1 << ((tc_port) * 8 + 5))
11548 #define   DP_LANE_ASSIGNMENT_SHIFT(tc_port)     ((tc_port) * 8)
11549 #define   DP_LANE_ASSIGNMENT_MASK(tc_port)      (0xf << ((tc_port) * 8))
11550 #define   DP_LANE_ASSIGNMENT(tc_port, x)        ((x) << ((tc_port) * 8))
11551 
11552 #define PORT_TX_DFLEXDPPMS(fia)                 _MMIO_FIA((fia), 0x00890)
11553 #define   DP_PHY_MODE_STATUS_COMPLETED(tc_port)         (1 << (tc_port))
11554 
11555 #define PORT_TX_DFLEXDPCSSS(fia)                _MMIO_FIA((fia), 0x00894)
11556 #define   DP_PHY_MODE_STATUS_NOT_SAFE(tc_port)          (1 << (tc_port))
11557 
11558 #endif /* _I915_REG_H_ */

/* [<][>][^][v][top][bottom][index][help] */