Lines Matching refs:priv1
43 old_mask = in_be64(&spu->priv1->int_mask_RW[class]); in int_mask_and()
44 out_be64(&spu->priv1->int_mask_RW[class], old_mask & mask); in int_mask_and()
51 old_mask = in_be64(&spu->priv1->int_mask_RW[class]); in int_mask_or()
52 out_be64(&spu->priv1->int_mask_RW[class], old_mask | mask); in int_mask_or()
57 out_be64(&spu->priv1->int_mask_RW[class], mask); in int_mask_set()
62 return in_be64(&spu->priv1->int_mask_RW[class]); in int_mask_get()
67 out_be64(&spu->priv1->int_stat_RW[class], stat); in int_stat_clear()
72 return in_be64(&spu->priv1->int_stat_RW[class]); in int_stat_get()
90 out_be64(&spu->priv1->int_route_RW, route); in cpu_affinity_set()
95 return in_be64(&spu->priv1->mfc_dar_RW); in mfc_dar_get()
100 return in_be64(&spu->priv1->mfc_dsisr_RW); in mfc_dsisr_get()
105 out_be64(&spu->priv1->mfc_dsisr_RW, dsisr); in mfc_dsisr_set()
110 out_be64(&spu->priv1->mfc_sdr_RW, mfspr(SPRN_SDR1)); in mfc_sdr_setup()
115 out_be64(&spu->priv1->mfc_sr1_RW, sr1); in mfc_sr1_set()
120 return in_be64(&spu->priv1->mfc_sr1_RW); in mfc_sr1_get()
125 out_be64(&spu->priv1->mfc_tclass_id_RW, tclass_id); in mfc_tclass_id_set()
130 return in_be64(&spu->priv1->mfc_tclass_id_RW); in mfc_tclass_id_get()
135 out_be64(&spu->priv1->tlb_invalidate_entry_W, 0ul); in tlb_invalidate()
140 out_be64(&spu->priv1->resource_allocation_groupID_RW, id); in resource_allocation_groupID_set()
145 return in_be64(&spu->priv1->resource_allocation_groupID_RW); in resource_allocation_groupID_get()
150 out_be64(&spu->priv1->resource_allocation_enable_RW, enable); in resource_allocation_enable_set()
155 return in_be64(&spu->priv1->resource_allocation_enable_RW); in resource_allocation_enable_get()