Lines Matching refs:GMBUS_REG_WRITE
55 #define GMBUS_REG_WRITE(reg, val) iowrite32((val), dev_priv->gmbus_reg + (reg)) macro
78 GMBUS_REG_WRITE(GMBUS0, 0); in gma_intel_i2c_reset()
120 GMBUS_REG_WRITE(gpio->reg, reserved | GPIO_CLOCK_DIR_MASK); in get_clock()
121 GMBUS_REG_WRITE(gpio->reg, reserved); in get_clock()
130 GMBUS_REG_WRITE(gpio->reg, reserved | GPIO_DATA_DIR_MASK); in get_data()
131 GMBUS_REG_WRITE(gpio->reg, reserved); in get_data()
148 GMBUS_REG_WRITE(gpio->reg, reserved | clock_bits); in set_clock()
165 GMBUS_REG_WRITE(gpio->reg, reserved | data_bits); in set_data()
261 GMBUS_REG_WRITE(GMBUS0 + reg_offset, bus->reg0); in gmbus_xfer()
268 GMBUS_REG_WRITE(GMBUS1 + reg_offset, in gmbus_xfer()
298 GMBUS_REG_WRITE(GMBUS3 + reg_offset, val); in gmbus_xfer()
299 GMBUS_REG_WRITE(GMBUS1 + reg_offset, in gmbus_xfer()
319 GMBUS_REG_WRITE(GMBUS3 + reg_offset, val); in gmbus_xfer()
337 GMBUS_REG_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT); in gmbus_xfer()
338 GMBUS_REG_WRITE(GMBUS1 + reg_offset, 0); in gmbus_xfer()
344 GMBUS_REG_WRITE(GMBUS0 + reg_offset, 0); in gmbus_xfer()
350 GMBUS_REG_WRITE(GMBUS0 + reg_offset, 0); in gmbus_xfer()