Lines Matching refs:gb_addr_config
3089 u32 gb_addr_config = 0; in si_gpu_init() local
3112 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN; in si_gpu_init()
3129 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN; in si_gpu_init()
3147 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN; in si_gpu_init()
3164 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN; in si_gpu_init()
3181 gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN; in si_gpu_init()
3217 gb_addr_config &= ~ROW_SIZE_MASK; in si_gpu_init()
3221 gb_addr_config |= ROW_SIZE(0); in si_gpu_init()
3224 gb_addr_config |= ROW_SIZE(1); in si_gpu_init()
3227 gb_addr_config |= ROW_SIZE(2); in si_gpu_init()
3268 ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8; in si_gpu_init()
3270 ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12; in si_gpu_init()
3272 WREG32(GB_ADDR_CONFIG, gb_addr_config); in si_gpu_init()
3273 WREG32(DMIF_ADDR_CONFIG, gb_addr_config); in si_gpu_init()
3274 WREG32(DMIF_ADDR_CALC, gb_addr_config); in si_gpu_init()
3275 WREG32(HDP_ADDR_CONFIG, gb_addr_config); in si_gpu_init()
3276 WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config); in si_gpu_init()
3277 WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config); in si_gpu_init()
3279 WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config); in si_gpu_init()
3280 WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config); in si_gpu_init()
3281 WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config); in si_gpu_init()