Lines Matching refs:wr32
187 wr32(hw, I40E_VFINT_DYN_CTL01, 0); in i40evf_misc_irq_disable()
203 wr32(hw, I40E_VFINT_DYN_CTL01, I40E_VFINT_DYN_CTL01_INTENA_MASK | in i40evf_misc_irq_enable()
205 wr32(hw, I40E_VFINT_ICR0_ENA1, I40E_VFINT_ICR0_ENA_ADMINQ_MASK); in i40evf_misc_irq_enable()
224 wr32(hw, I40E_VFINT_DYN_CTLN1(i - 1), 0); in i40evf_irq_disable()
243 wr32(hw, I40E_VFINT_DYN_CTLN1(i - 1), in i40evf_irq_enable_queues()
267 wr32(hw, I40E_VFINT_DYN_CTL01, dyn_ctl); in i40evf_fire_sw_int()
275 wr32(hw, I40E_VFINT_DYN_CTLN1(i - 1), dyn_ctl); in i40evf_fire_sw_int()
315 wr32(hw, I40E_VFINT_DYN_CTL01, val); in i40evf_msix_aq()
1452 wr32(hw, I40E_VFQF_HKEY(i), rss_key[i]); in i40evf_configure_rss()
1456 wr32(hw, I40E_VFQF_HENA(0), (u32)hena); in i40evf_configure_rss()
1457 wr32(hw, I40E_VFQF_HENA(1), (u32)(hena >> 32)); in i40evf_configure_rss()
1468 wr32(hw, I40E_VFQF_HLUT(i), lut); in i40evf_configure_rss()
1686 wr32(hw, hw->aq.arq.len, val); in i40evf_adminq_task()
1703 wr32(hw, hw->aq.asq.len, val); in i40evf_adminq_task()