Lines Matching refs:nr64

71 #define nr64(reg)		readq(np->regs + (reg))  macro
178 u64 val = nr64(reg); in __niu_wait_bits_clear()
205 (unsigned long long)nr64(reg)); in __niu_set_and_wait_clear()
240 val = nr64(mask_reg); in niu_ldn_irq_enable()
302 val = nr64(MIF_FRAME_OUTPUT); in mdio_wait()
507 sig = nr64(ESR_INT_SIGNALS); in serdes_init_niu_1g_serdes()
613 sig = nr64(ESR_INT_SIGNALS); in serdes_init_niu_10g_serdes()
837 sig = nr64(ESR_INT_SIGNALS); in serdes_init_10g()
883 val = nr64(ENET_SERDES_1_PLL_CFG); in serdes_init_1g()
961 val_rd = nr64(ENET_SERDES_RESET); in serdes_init_1g_serdes()
1002 sig = nr64(ESR_INT_SIGNALS); in serdes_init_1g_serdes()
1566 val = nr64(MIF_CONFIG); in xcvr_init_10g_bcm8706()
1623 val = nr64(MIF_CONFIG); in xcvr_init_10g()
1676 val = nr64(MIF_CONFIG); in xcvr_init_1g_rgmii()
1870 val = nr64(MIF_CONFIG); in xcvr_init_1g()
2125 sig = nr64(ESR_INT_SIGNALS); in niu_10g_phy_present()
2452 sig = nr64(ESR_INT_SIGNALS); in serdes_init_10g_serdes()
2767 u64 reg_val = nr64(ENET_VLAN_TBL(index)); in vlan_tbl_write()
2795 if (nr64(TCAM_CTL) & bit) in tcam_wait_bit()
2823 key[0] = nr64(TCAM_KEY_0);
2824 key[1] = nr64(TCAM_KEY_1);
2825 key[2] = nr64(TCAM_KEY_2);
2826 key[3] = nr64(TCAM_KEY_3);
2827 mask[0] = nr64(TCAM_KEY_MASK_0);
2828 mask[1] = nr64(TCAM_KEY_MASK_1);
2829 mask[2] = nr64(TCAM_KEY_MASK_2);
2830 mask[3] = nr64(TCAM_KEY_MASK_3);
2860 *data = nr64(TCAM_KEY_1);
2876 u64 val = nr64(FFLP_CFG_1); in tcam_enable()
2887 u64 val = nr64(FFLP_CFG_1); in tcam_set_lat_and_ratio()
2896 val = nr64(FFLP_CFG_1); in tcam_set_lat_and_ratio()
2912 val = nr64(reg); in tcam_user_eth_class_enable()
2935 val = nr64(reg);
2955 val = nr64(reg); in tcam_user_ip_class_enable()
2980 val = nr64(reg); in tcam_user_ip_class_set()
3047 data[i] = nr64(HASH_TBL_DATA(partition));
3085 u64 val = nr64(FFLP_CFG_1); in fflp_set_timings()
3091 val = nr64(FFLP_CFG_1); in fflp_set_timings()
3095 val = nr64(FCRAM_REF_TMR); in fflp_set_timings()
3115 val = nr64(reg); in fflp_set_partition()
3140 u64 val = nr64(FFLP_CFG_1); in fflp_llcsnap_enable()
3151 u64 val = nr64(FFLP_CFG_1); in fflp_errors_enable()
3667 misc = nr64(RXMISC(rx_channel)); in niu_sync_rx_discard_stats()
3682 wred = nr64(RED_DIS_CNT(rx_channel)); in niu_sync_rx_discard_stats()
3704 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel)); in niu_rx_work()
3705 qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN; in niu_rx_work()
3834 u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel)); in niu_rx_error()
3885 cs = nr64(TX_CS(rp->tx_channel)); in niu_tx_error()
3886 logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel)); in niu_tx_error()
3887 logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel)); in niu_tx_error()
3902 u64 mif_status = nr64(MIF_STATUS); in niu_mif_interrupt()
4068 u64 stat = nr64(SYS_ERR_STAT); in niu_device_error()
4160 rp->tx_cs = nr64(TX_CS(rp->tx_channel)); in niu_txchan_intr()
4226 v0 = nr64(LDSV0(ldg)); in niu_interrupt()
4227 v1 = nr64(LDSV1(ldg)); in niu_interrupt()
4228 v2 = nr64(LDSV2(ldg)); in niu_interrupt()
4564 u64 val = nr64(TX_CS(channel)); in niu_tx_cs_sng_poll()
4573 u64 val = nr64(TX_CS(channel)); in niu_tx_channel_stop()
4586 u64 val = nr64(TX_CS(channel)); in niu_tx_cs_reset_poll()
4595 u64 val = nr64(TX_CS(channel)); in niu_tx_channel_reset()
4635 val = nr64(TXC_CONTROL); in niu_txc_enable_port()
4654 val = nr64(TXC_INT_MASK); in niu_txc_set_imask()
4906 u64 val = nr64(RXDMA_CFIG1(channel)); in niu_enable_rx_channel()
4917 if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST) in niu_enable_rx_channel()
4972 val = nr64(RX_DMA_CTL_STAT(channel)); in niu_init_one_rx_channel()
5114 (unsigned long long)nr64(ZCP_RAM_ACC)); in niu_zcp_read()
5127 (unsigned long long)nr64(ZCP_RAM_ACC)); in niu_zcp_read()
5131 data[0] = nr64(ZCP_RAM_DATA0); in niu_zcp_read()
5132 data[1] = nr64(ZCP_RAM_DATA1); in niu_zcp_read()
5133 data[2] = nr64(ZCP_RAM_DATA2); in niu_zcp_read()
5134 data[3] = nr64(ZCP_RAM_DATA3); in niu_zcp_read()
5135 data[4] = nr64(ZCP_RAM_DATA4); in niu_zcp_read()
5142 u64 val = nr64(RESET_CFIFO); in niu_zcp_cfifo_reset()
5183 (void) nr64(ZCP_INT_STAT); in niu_init_zcp()
5295 val = nr64(MIF_CONFIG); in niu_init_xif_xmac()
6909 val = nr64(ESPC_NCR((offset - b_offset) / 4)); in niu_get_eeprom()
6916 val = nr64(ESPC_NCR(offset / 4)); in niu_get_eeprom()
6923 val = nr64(ESPC_NCR(offset / 4)); in niu_get_eeprom()
7938 if (nr64(LDG_NUM(ldn)) != ldg) { in niu_ldg_assign_ldn()
7941 (unsigned long long) nr64(LDG_NUM(ldn))); in niu_ldg_assign_ldn()
7987 frame = nr64(ESPC_PIO_STAT); in niu_pci_eeprom_read()
8002 frame = nr64(ESPC_PIO_STAT); in niu_pci_eeprom_read()
8012 frame = nr64(ESPC_PIO_STAT); in niu_pci_eeprom_read()
8377 val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ); in niu_pci_probe_sprom()
8388 val = nr64(ESPC_NCR(i)); in niu_pci_probe_sprom()
8401 val = nr64(ESPC_PHY_TYPE); in niu_pci_probe_sprom()
8461 val = nr64(ESPC_MAC_ADDR0); in niu_pci_probe_sprom()
8469 val = nr64(ESPC_MAC_ADDR1); in niu_pci_probe_sprom()
8486 val = nr64(ESPC_MOD_STR_LEN); in niu_pci_probe_sprom()
8493 u64 tmp = nr64(ESPC_NCR(5 + (i / 4))); in niu_pci_probe_sprom()
8502 val = nr64(ESPC_BD_MOD_STR_LEN); in niu_pci_probe_sprom()
8509 u64 tmp = nr64(ESPC_NCR(14 + (i / 4))); in niu_pci_probe_sprom()
8519 nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL; in niu_pci_probe_sprom()
8542 parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) & in niu_get_and_validate_port()