Lines Matching refs:usc_OutReg
517 #define usc_UnlatchRxstatusBits(a,b) usc_OutReg( (a), RCSR, (u16)((b) & RXSTATUS_ALL) )
555 #define usc_UnlatchTxstatusBits(a,b) usc_OutReg( (a), TCSR, (u16)((a)->tcsr_value + ((b) & 0x00FF))…
575 #define usc_UnlatchIostatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0xaaa0))
576 #define usc_UnlatchMiscstatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0x000f))
608 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0xc0 + (b)) )
611 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0x80 + (b)) )
614 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0x0f00) + 0xb000) )
617 usc_OutReg( (a), ICR, (u16)(usc_InReg((a),ICR) & 0x7f00) )
619 #define usc_ClearIrqPendingBits( a, b ) usc_OutReg( (a), DCCR, 0x40 + (b) )
646 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) | (b)) )
649 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) & ~(b)) )
661 usc_OutReg( (a), TMR, (u16)((usc_InReg((a),TMR) & 0xfffc) | (b)) )
663 usc_OutReg( (a), RMR, (u16)((usc_InReg((a),RMR) & 0xfffc) | (b)) )
670 static void usc_OutReg( struct mgsl_struct *info, u16 Port, u16 Value );
675 #define usc_TCmd(a,b) usc_OutReg((a), TCSR, (u16)((a)->tcsr_value + (b)))
676 #define usc_RCmd(a,b) usc_OutReg((a), RCSR, (b))
678 #define usc_SetTransmitSyncChars(a,s0,s1) usc_OutReg((a), TSR, (u16)(((u16)s0<<8)|(u16)s1))
1177 usc_OutReg(info, CMR, info->cmr_value); in mgsl_isr_receive_status()
1180 usc_OutReg(info, RICR, in mgsl_isr_receive_status()
1386 usc_OutReg( info, SICR, in mgsl_isr_io_pin()
1452 usc_OutReg( info, RICR+LSBONLY, (u16)(usc_InReg(info, RICR+LSBONLY) & ~BIT3 )); in mgsl_isr_receive_data()
1842 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) | BIT14)); in shutdown()
1847 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) | BIT12)); in shutdown()
2712 usc_OutReg(info, RICR, newreg); in mgsl_wait_event()
2775 usc_OutReg(info, RICR, usc_InReg(info,RICR) & in mgsl_wait_event()
2911 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) | BIT7)); in mgsl_break()
2913 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) & ~BIT7)); in mgsl_break()
4601 static void usc_OutReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue ) in usc_OutReg() function
4654 usc_OutReg(info,TMCR,0x1f); in usc_set_sdlc_mode()
4695 usc_OutReg( info, IOCR, /* Set IOCR DCD is RxSync Detect Input */ in usc_set_sdlc_mode()
4735 usc_OutReg( info, RSR, info->params.addr_filter ); in usc_set_sdlc_mode()
4739 usc_OutReg( info, CMR, RegValue ); in usc_set_sdlc_mode()
4774 usc_OutReg( info, RMR, RegValue ); in usc_set_sdlc_mode()
4783 usc_OutReg( info, RCLR, RCLRVALUE ); in usc_set_sdlc_mode()
4808 usc_OutReg( info, RICR, (u16)(0x030a | RegValue) ); in usc_set_sdlc_mode()
4810 usc_OutReg( info, RICR, (u16)(0x140a | RegValue) ); in usc_set_sdlc_mode()
4849 usc_OutReg( info, TMR, RegValue ); in usc_set_sdlc_mode()
4872 usc_OutReg( info, TICR, 0x0736 ); in usc_set_sdlc_mode()
4874 usc_OutReg( info, TICR, 0x1436 ); in usc_set_sdlc_mode()
4901 usc_OutReg( info, TCSR, info->tcsr_value ); in usc_set_sdlc_mode()
4936 usc_OutReg( info, CMCR, RegValue ); in usc_set_sdlc_mode()
5006 usc_OutReg( info, TC1R, Tc ); in usc_set_sdlc_mode()
5022 usc_OutReg( info, HCR, RegValue ); in usc_set_sdlc_mode()
5043 usc_OutReg( info, CCSR, 0x1020 ); in usc_set_sdlc_mode()
5047 usc_OutReg( info, SICR, in usc_set_sdlc_mode()
5059 usc_OutReg(info, SICR, (u16)(usc_InReg(info,SICR) | BIT3)); in usc_set_sdlc_mode()
5071 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) & ~BIT14)); in usc_set_sdlc_mode()
5184 usc_OutReg( info, CCR, RegValue ); in usc_set_sdlc_mode()
5220 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) | (BIT7 | BIT6)); in usc_enable_loopback()
5235 usc_OutReg( info, CMCR, 0x0f64 ); in usc_enable_loopback()
5241 usc_OutReg(info, TC0R, (u16)((11059200/info->params.clock_speed)-1)); in usc_enable_loopback()
5243 usc_OutReg(info, TC0R, (u16)((14745600/info->params.clock_speed)-1)); in usc_enable_loopback()
5245 usc_OutReg(info, TC0R, (u16)8); in usc_enable_loopback()
5249 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) ); in usc_enable_loopback()
5252 usc_OutReg(info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004)); in usc_enable_loopback()
5259 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) & ~(BIT7 | BIT6)); in usc_enable_loopback()
5304 usc_OutReg( info, TC0R, Tc ); in usc_enable_aux_clock()
5312 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) ); in usc_enable_aux_clock()
5315 usc_OutReg( info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) ); in usc_enable_aux_clock()
5318 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) ); in usc_enable_aux_clock()
5438 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) ); in usc_process_rxoverrun_sync()
5463 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) ); in usc_process_rxoverrun_sync()
5493 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) ); in usc_stop_receiver()
5520 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) ); in usc_start_receiver()
5559 usc_OutReg( info, CCSR, 0x1020 ); in usc_start_receiver()
5625 usc_OutReg( info, TCLR, (u16)FrameSize ); in usc_start_transmitter()
5851 usc_OutReg( info, PCR, 0xf0f5 ); in usc_reset()
5868 usc_OutReg( info, IOCR, 0x0004 ); in usc_reset()
5906 usc_OutReg( info, CMR, RegValue ); in usc_set_async_mode()
5932 usc_OutReg( info, RMR, RegValue ); in usc_set_async_mode()
5960 usc_OutReg( info, RICR, 0x0000 ); in usc_set_async_mode()
5989 usc_OutReg( info, TMR, RegValue ); in usc_set_async_mode()
6014 usc_OutReg( info, TICR, 0x1f40 ); in usc_set_async_mode()
6040 usc_OutReg( info, CCSR, 0x0020 ); in usc_set_async_mode()
6053 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12)); in usc_set_async_mode()
6090 usc_OutReg( info, TC0R, 0 ); in usc_loopback_frame()
6106 usc_OutReg( info, CCR, 0x0100 ); in usc_loopback_frame()
6115 usc_OutReg( info, TCLR, 2 ); in usc_loopback_frame()
6153 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12)); in usc_set_sync_mode()
6188 usc_OutReg(info, TCSR, info->tcsr_value); in usc_set_txidle()
6286 usc_OutReg( info, PCR, Control ); in usc_set_serial_signals()
6316 usc_OutReg( info, CMCR, 0x0f64 ); in usc_enable_async_clock()
6326 usc_OutReg( info, TC0R, (u16)((691200/data_rate) - 1) ); in usc_enable_async_clock()
6328 usc_OutReg( info, TC0R, (u16)((921600/data_rate) - 1) ); in usc_enable_async_clock()
6337 usc_OutReg( info, HCR, in usc_enable_async_clock()
6343 usc_OutReg( info, IOCR, in usc_enable_async_clock()
6347 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) ); in usc_enable_async_clock()
6986 usc_OutReg( info, TC0R, BitPatterns[i] ); in mgsl_register_test()
6987 usc_OutReg( info, TC1R, BitPatterns[(i+1)%Patterncount] ); in mgsl_register_test()
6988 usc_OutReg( info, TCLR, BitPatterns[(i+2)%Patterncount] ); in mgsl_register_test()
6989 usc_OutReg( info, RCLR, BitPatterns[(i+3)%Patterncount] ); in mgsl_register_test()
6990 usc_OutReg( info, RSR, BitPatterns[(i+4)%Patterncount] ); in mgsl_register_test()
7036 usc_OutReg( info, PCR, (unsigned short)((usc_InReg(info, PCR) | BIT13) & ~BIT12) ); in mgsl_irq_test()
7175 usc_OutReg( info, RMR, (unsigned short)((usc_InReg(info, RMR) & 0xfffc) | 0x0002) ); in mgsl_dma_test()
7215 usc_OutReg( info, TCLR, (unsigned short)info->tx_buffer_list[0].count ); in mgsl_dma_test()
7226 usc_OutReg( info, TCSR, (unsigned short)(( usc_InReg(info, TCSR) & 0x0f00) | 0xfa) ); in mgsl_dma_test()
7273 usc_OutReg( info, TMR, (unsigned short)((usc_InReg(info, TMR) & 0xfffc) | 0x0002) ); in mgsl_dma_test()
7605 usc_OutReg(info, CMR, info->cmr_value); in usc_loopmode_send_done()
7629 usc_OutReg( info, RICR, in usc_loopmode_insert_request()
7634 usc_OutReg(info, CMR, info->cmr_value); in usc_loopmode_insert_request()