Lines Matching refs:TVPADDRW

171 	TVPADDRW = 0x00,	/* 0  Palette/Cursor RAM Write Address/Index */  enumerator
623 par->cmap_regs[TVPADDRW] = TVPIRPLA; eieio(); in set_imstt_regvals_tvp()
625 par->cmap_regs[TVPADDRW] = TVPIRPPD; eieio(); in set_imstt_regvals_tvp()
627 par->cmap_regs[TVPADDRW] = TVPIRPPD; eieio(); in set_imstt_regvals_tvp()
629 par->cmap_regs[TVPADDRW] = TVPIRPPD; eieio(); in set_imstt_regvals_tvp()
632 par->cmap_regs[TVPADDRW] = TVPIRTCC; eieio(); in set_imstt_regvals_tvp()
634 par->cmap_regs[TVPADDRW] = TVPIRMXC; eieio(); in set_imstt_regvals_tvp()
636 par->cmap_regs[TVPADDRW] = TVPIRMIC; eieio(); in set_imstt_regvals_tvp()
639 par->cmap_regs[TVPADDRW] = TVPIRPLA; eieio(); in set_imstt_regvals_tvp()
641 par->cmap_regs[TVPADDRW] = TVPIRLPD; eieio(); in set_imstt_regvals_tvp()
644 par->cmap_regs[TVPADDRW] = TVPIRPLA; eieio(); in set_imstt_regvals_tvp()
646 par->cmap_regs[TVPADDRW] = TVPIRMLC; eieio(); in set_imstt_regvals_tvp()
649 par->cmap_regs[TVPADDRW] = TVPIRPLA; eieio(); in set_imstt_regvals_tvp()
651 par->cmap_regs[TVPADDRW] = TVPIRLPD; eieio(); in set_imstt_regvals_tvp()
764 par->cmap_regs[TVPADDRW] = TVPIRTCC; eieio(); in set_555()
777 par->cmap_regs[TVPADDRW] = TVPIRTCC; eieio(); in set_565()
1129 par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1131 par->cmap_regs[TVPADDRW] = 0; eieio();
1138 par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1142 par->cmap_regs[TVPADDRW] = x + y * 8; eieio();
1145 par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1149 par->cmap_regs[TVPADDRW] = x + y * 8; eieio();
1183 par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1192 par->cmap_regs[TVPADDRW] = TVPIRICC; eieio();
1387 par->cmap_regs[TVPADDRW] = tvp_initregs[i].addr; in init_imstt()