Searched refs:MCR_RTS (Results 1 – 9 of 9) sorted by relevance
70 #define MCR_RTS 0x02 macro311 priv->line_control |= MCR_RTS; in spcp8x5_set_termios()425 priv->line_control |= MCR_RTS; in spcp8x5_tiocmset()429 priv->line_control &= ~MCR_RTS; in spcp8x5_tiocmset()456 | ((mcr & MCR_RTS) ? TIOCM_RTS : 0) in spcp8x5_tiocmget()
126 #define MCR_RTS 0x02 // Assert RTS macro
65 #define MCR_RTS 0x02 /* Assert RTS */ macro1429 mos7840_port->shadowMCR &= ~MCR_RTS; in mos7840_throttle()1470 mos7840_port->shadowMCR |= MCR_RTS; in mos7840_unthrottle()1498 | ((mcr & MCR_RTS) ? TIOCM_RTS : 0) in mos7840_tiocmget()1526 mcr &= ~MCR_RTS; in mos7840_tiocmset()1533 mcr |= MCR_RTS; in mos7840_tiocmset()1819 mos7840_port->shadowMCR |= (MCR_DTR | MCR_RTS); in mos7840_change_port_settings()
1403 status = ti_do_config(port, UMPC_SET_CLR_RTS, mcr & MCR_RTS); in restore_mcr()1792 edge_port->shadow_mcr = MCR_RTS | MCR_DTR; in edge_open()2076 edge_port->shadow_mcr &= ~MCR_RTS; in stop_read()2094 edge_port->shadow_mcr |= MCR_RTS; in restart_read()2269 mcr |= MCR_RTS; in edge_tiocmset()2276 mcr &= ~MCR_RTS; in edge_tiocmset()2303 | ((mcr & MCR_RTS) ? TIOCM_RTS: 0) /* 0x004 */ in edge_tiocmget()
1404 edge_port->shadowMCR &= ~MCR_RTS; in edge_throttle()1441 edge_port->shadowMCR |= MCR_RTS; in edge_unthrottle()1514 mcr |= MCR_RTS; in edge_tiocmset()1521 mcr &= ~MCR_RTS; in edge_tiocmset()1545 | ((mcr & MCR_RTS) ? TIOCM_RTS: 0) /* 0x004 */ in edge_tiocmget()2521 edge_port->shadowMCR |= (MCR_DTR | MCR_RTS); in change_port_settings()
131 #define MCR_RTS 0x0200 /* Request to Send */ macro
122 #define MCR_RTS (1 << 1) /* Request to Send */ macro
73 #define MCR_RTS 0x02 macro
197 #define MCR_RTS 0x02 /* RTS output */ macro240 #define PTT_ON (MCR_RTS|MCR_OUT2) /* activate PTT */320 outb(MCR_DTR | MCR_RTS | MCR_OUT1 | MCR_OUT2, MCR(iobase)); in fpga_reset()335 bit = (wrd & 0x80) ? (MCR_RTS | MCR_DTR) : MCR_DTR; in fpga_write()