Home
last modified time | relevance | path

Searched refs:DIV_CPU0 (Results 1 – 6 of 6) sorted by relevance

/linux-4.4.14/drivers/clk/samsung/
Dclk-exynos5410.c32 #define DIV_CPU0 0x500 macro
109 DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
110 DIV(0, "div_arm2", "div_arm", DIV_CPU0, 28, 3),
112 DIV(0, "div_acp", "div_arm2", DIV_CPU0, 8, 3),
113 DIV(0, "div_cpud", "div_arm2", DIV_CPU0, 4, 3),
114 DIV(0, "div_atb", "div_arm2", DIV_CPU0, 16, 3),
115 DIV(0, "pclk_dbg", "div_arm2", DIV_CPU0, 20, 3),
Dclk-exynos4415.c111 #define DIV_CPU0 0x14500 macro
203 DIV_CPU0,
553 DIV(CLK_DIV_CORE2, "div_core2", "div_core", DIV_CPU0, 28, 3),
554 DIV_F(CLK_DIV_APLL, "div_apll", "mout_apll", DIV_CPU0, 24, 3,
556 DIV(CLK_DIV_PCLK_DBG, "div_pclk_dbg", "div_core2", DIV_CPU0, 20, 3),
557 DIV(CLK_DIV_ATB, "div_atb", "div_core2", DIV_CPU0, 16, 3),
558 DIV(CLK_DIV_PERIPH, "div_periph", "div_core2", DIV_CPU0, 12, 3),
559 DIV(CLK_DIV_COREM1, "div_corem1", "div_core2", DIV_CPU0, 8, 3),
560 DIV(CLK_DIV_COREM0, "div_corem0", "div_core2", DIV_CPU0, 4, 3),
561 DIV_F(CLK_DIV_CORE, "div_core", "mout_core", DIV_CPU0, 0, 3,
Dclk-exynos3250.c87 #define DIV_CPU0 0x14500 macro
170 DIV_CPU0,
412 DIV(CLK_DIV_CORE2, "div_core2", "div_core", DIV_CPU0, 28, 3),
413 DIV(CLK_DIV_APLL, "div_apll", "mout_apll", DIV_CPU0, 24, 3),
414 DIV(CLK_DIV_PCLK_DBG, "div_pclk_dbg", "div_core2", DIV_CPU0, 20, 3),
415 DIV(CLK_DIV_ATB, "div_atb", "div_core2", DIV_CPU0, 16, 3),
416 DIV(CLK_DIV_COREM, "div_corem", "div_core2", DIV_CPU0, 4, 3),
417 DIV(CLK_DIV_CORE, "div_core", "mout_core", DIV_CPU0, 0, 3),
Dclk-exynos4.c119 #define DIV_CPU0 0x14500 macro
267 DIV_CPU0,
719 DIV(0, "div_core", "mout_core", DIV_CPU0, 0, 3),
720 DIV(0, "div_corem0", "div_core2", DIV_CPU0, 4, 3),
721 DIV(0, "div_corem1", "div_core2", DIV_CPU0, 8, 3),
722 DIV(0, "div_periph", "div_core2", DIV_CPU0, 12, 3),
723 DIV(0, "div_atb", "mout_core", DIV_CPU0, 16, 3),
724 DIV(0, "div_pclk_dbg", "div_atb", DIV_CPU0, 20, 3),
725 DIV(CLK_ARM_CLK, "div_core2", "div_core", DIV_CPU0, 28, 3),
774 DIV(CLK_SCLK_APLL, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
Dclk-exynos5250.c25 #define DIV_CPU0 0x500 macro
122 DIV_CPU0,
392 DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
393 DIV(0, "div_apll", "mout_apll", DIV_CPU0, 24, 3),
394 DIV_A(0, "div_arm2", "div_arm", DIV_CPU0, 28, 3, "armclk"),
Dclk-exynos5420.c25 #define DIV_CPU0 0x500 macro
164 DIV_CPU0,
779 DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
780 DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
781 DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3),