Searched refs:mc_arb_ramcfg (Results 1 – 6 of 6) sorted by relevance
1181 u32 mc_arb_ramcfg; in rv770_gpu_init() local1297 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG); in rv770_gpu_init()1353 if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) in rv770_gpu_init()1359 gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT); in rv770_gpu_init()1360 if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) { in rv770_gpu_init()1365 ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT)); in rv770_gpu_init()1367 SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT)); in rv770_gpu_init()
1375 u32 mc_arb_ramcfg; in r700_gfx_init() local1487 mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG); in r700_gfx_init()1509 gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK); in r700_gfx_init()1513 if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) { in r700_gfx_init()1518 R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK)); in r700_gfx_init()1520 R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK)); in r700_gfx_init()
874 u32 mc_shared_chmap, mc_arb_ramcfg; in cayman_gpu_init() local1000 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG); in cayman_gpu_init()1002 tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT; in cayman_gpu_init()1053 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) { in cayman_gpu_init()
3177 u32 mc_shared_chmap, mc_arb_ramcfg; in evergreen_gpu_init() local3445 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG); in evergreen_gpu_init()3447 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG); in evergreen_gpu_init()3476 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) { in evergreen_gpu_init()
3090 u32 mc_shared_chmap, mc_arb_ramcfg; in si_gpu_init() local3203 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG); in si_gpu_init()3207 tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT; in si_gpu_init()3255 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) { in si_gpu_init()
3534 u32 mc_shared_chmap, mc_arb_ramcfg; in cik_gpu_init() local3655 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG); in cik_gpu_init()3659 tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT; in cik_gpu_init()3708 ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4; in cik_gpu_init()