Home
last modified time | relevance | path

Searched refs:CLK_SPI0 (Results 1 – 62 of 62) sorted by relevance

/linux-4.4.14/include/dt-bindings/clock/
Dpistachio-clk.h45 #define CLK_SPI0 51 macro
Dexynos5250.h110 #define CLK_SPI0 304 macro
Dexynos5420.h80 #define CLK_SPI0 271 macro
Ds5pv210.h168 #define CLK_SPI0 147 macro
Dexynos4.h167 #define CLK_SPI0 327 macro
Dexynos3250.h210 #define CLK_SPI0 206 macro
Dexynos4415.h273 #define CLK_SPI0 278 macro
/linux-4.4.14/arch/mips/boot/dts/include/dt-bindings/clock/
Dpistachio-clk.h45 #define CLK_SPI0 51 macro
Dexynos5250.h110 #define CLK_SPI0 304 macro
Dexynos5420.h80 #define CLK_SPI0 271 macro
Ds5pv210.h168 #define CLK_SPI0 147 macro
Dexynos4.h167 #define CLK_SPI0 327 macro
Dexynos3250.h210 #define CLK_SPI0 206 macro
Dexynos4415.h273 #define CLK_SPI0 278 macro
/linux-4.4.14/arch/cris/boot/dts/include/dt-bindings/clock/
Dpistachio-clk.h45 #define CLK_SPI0 51 macro
Dexynos5250.h110 #define CLK_SPI0 304 macro
Dexynos5420.h80 #define CLK_SPI0 271 macro
Ds5pv210.h168 #define CLK_SPI0 147 macro
Dexynos4.h167 #define CLK_SPI0 327 macro
Dexynos3250.h210 #define CLK_SPI0 206 macro
Dexynos4415.h273 #define CLK_SPI0 278 macro
/linux-4.4.14/arch/arm64/boot/dts/include/dt-bindings/clock/
Dpistachio-clk.h45 #define CLK_SPI0 51 macro
Dexynos5250.h110 #define CLK_SPI0 304 macro
Dexynos5420.h80 #define CLK_SPI0 271 macro
Ds5pv210.h168 #define CLK_SPI0 147 macro
Dexynos4.h167 #define CLK_SPI0 327 macro
Dexynos3250.h210 #define CLK_SPI0 206 macro
Dexynos4415.h273 #define CLK_SPI0 278 macro
/linux-4.4.14/arch/metag/boot/dts/include/dt-bindings/clock/
Dpistachio-clk.h45 #define CLK_SPI0 51 macro
Dexynos5250.h110 #define CLK_SPI0 304 macro
Dexynos5420.h80 #define CLK_SPI0 271 macro
Ds5pv210.h168 #define CLK_SPI0 147 macro
Dexynos4.h167 #define CLK_SPI0 327 macro
Dexynos3250.h210 #define CLK_SPI0 206 macro
Dexynos4415.h273 #define CLK_SPI0 278 macro
/linux-4.4.14/arch/arm/boot/dts/include/dt-bindings/clock/
Dpistachio-clk.h45 #define CLK_SPI0 51 macro
Dexynos5250.h110 #define CLK_SPI0 304 macro
Dexynos5420.h80 #define CLK_SPI0 271 macro
Ds5pv210.h168 #define CLK_SPI0 147 macro
Dexynos4.h167 #define CLK_SPI0 327 macro
Dexynos3250.h210 #define CLK_SPI0 206 macro
Dexynos4415.h273 #define CLK_SPI0 278 macro
/linux-4.4.14/arch/powerpc/boot/dts/include/dt-bindings/clock/
Dpistachio-clk.h45 #define CLK_SPI0 51 macro
Dexynos5250.h110 #define CLK_SPI0 304 macro
Dexynos5420.h80 #define CLK_SPI0 271 macro
Ds5pv210.h168 #define CLK_SPI0 147 macro
Dexynos4.h167 #define CLK_SPI0 327 macro
Dexynos3250.h210 #define CLK_SPI0 206 macro
Dexynos4415.h273 #define CLK_SPI0 278 macro
/linux-4.4.14/drivers/clk/pistachio/
Dclk-pistachio.c41 GATE(CLK_SPI0, "spi0", "spi0_div", 0x104, 19),
/linux-4.4.14/drivers/clk/samsung/
Dclk-exynos5250.c633 GATE(CLK_SPI0, "spi0", "div_aclk66", GATE_IP_PERIC, 16, 0, 0),
Dclk-s5pv210.c620 GATE(CLK_SPI0, "spi0", "dout_pclkp", CLK_GATE_IP3, 12, 0, 0),
Dclk-exynos4415.c843 GATE(CLK_SPI0, "spi0", "div_aclk_100", GATE_IP_PERIL, 16, 0, 0),
Dclk-exynos3250.c643 GATE(CLK_SPI0, "spi0", "div_aclk_100", GATE_IP_PERIL, 16, 0, 0),
Dclk-exynos5420.c1055 GATE(CLK_SPI0, "spi0", "mout_user_aclk66_peric",
Dclk-exynos4.c1009 GATE(CLK_SPI0, "spi0", "aclk100", GATE_IP_PERIL, 16,
/linux-4.4.14/arch/arm/boot/dts/
Dexynos3250.dtsi566 clocks = <&cmu CLK_SPI0>, <&cmu CLK_SCLK_SPI0>;
Ds5pv210.dtsi168 clocks = <&clocks SCLK_SPI0>, <&clocks CLK_SPI0>;
Dexynos4415.dtsi572 clocks = <&cmu CLK_SPI0>, <&cmu CLK_SCLK_SPI0>;
Dexynos4.dtsi600 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Dexynos5250.dtsi461 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Dexynos5420.dtsi460 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;